aboutsummaryrefslogtreecommitdiffstats
path: root/backends/btor
Commit message (Collapse)AuthorAgeFilesLines
...
| * Renamed RTLIL::{Module,Cell}::connections to connections_Clifford Wolf2014-07-261-34/+34
| |
| * Various RTLIL::SigSpec related code cleanupsClifford Wolf2014-07-251-21/+21
| |
| * SigSpec refactoring: change RTLIL::SigSpec::chunks() to be read-only, ↵Clifford Wolf2014-07-221-2/+2
| | | | | | | | created interim RTLIL::SigSpec::chunks_rw()
| * SigSpec refactoring: using the accessor functions everywhereClifford Wolf2014-07-221-40/+40
| |
| * SigSpec refactoring: renamed chunks and width to __chunks and __widthClifford Wolf2014-07-221-40/+40
| |
| * Use log_abort() and log_assert() in BTOR backendClifford Wolf2014-03-071-18/+17
| |
* | fixed memory next issue, when same memory is written in different case statementahmedirfan19832014-09-181-8/+27
| | | | | | | | fixed reduce_xnor, logic_not bug translation bug
* | added $pmux cell translationAhmed Irfan2014-09-021-2/+38
|/
* modified btor synthesis script for correct use of splice command.Ahmed Irfan2014-02-122-6/+6
|
* disabling splice command in the scriptAhmed Irfan2014-02-112-2/+6
|
* register output correctedAhmed Irfan2014-02-111-1/+1
|
* added concat and slice cell translationAhmed Irfan2014-02-113-36/+59
|
* Fixed gcc compiler warnings with release buildClifford Wolf2014-02-061-1/+1
|
* Added BTOR backend README fileClifford Wolf2014-02-052-1/+24
|
* Added TRANSPARENT parameter to $memrd (and RD_TRANSPARENT to $mem)Clifford Wolf2014-02-032-1/+6
|
* root bug correctedAhmed Irfan2014-01-251-1/+5
|
* removed regex includeAhmed Irfan2014-01-241-1/+0
|
* merged clifford changes + removed regexAhmed Irfan2014-01-241-26/+52
|
* Use techmap -share_map in btor scriptsClifford Wolf2014-01-242-2/+2
|
* Moved btor scripts to backends/btor/Clifford Wolf2014-01-242-0/+50
|
* slice bug correctedAhmed Irfan2014-01-201-1/+1
|
* assert featureAhmed Irfan2014-01-201-9/+40
|
* verilog default options pullAhmed Irfan2014-01-171-28/+97
| | | | shift operator width issues
* slice error correctedAhmed Irfan2014-01-161-5/+5
|
* width issuesAhmed Irfan2014-01-151-64/+87
| | | | dff cell for more than one registers
* BTOR backendAhmed Irfan2014-01-141-274/+328
|
* btorAhmed Irfan2014-01-032-0/+774