aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs/xilinx
Commit message (Collapse)AuthorAgeFilesLines
...
* | | | | | | | | | | | | Fix box nameEddie Hung2019-09-271-1/+1
| | | | | | | | | | | | |
* | | | | | | | | | | | | Missing an '&'Eddie Hung2019-09-261-1/+1
| |_|_|_|_|_|_|_|_|_|_|/ |/| | | | | | | | | | |
* | | | | | | | | | | | Use extractinv for synth_xilinx -iseMarcin Kościelnicki2019-09-198-90/+502
| |_|_|_|_|_|_|_|_|_|/ |/| | | | | | | | | |
* | | | | | | | | | | xilinx: Make blackbox library family-dependent.Marcin Kościelnicki2019-09-157-1024/+19252
| |_|_|_|_|_|_|_|_|/ |/| | | | | | | | | | | | | | | | | | | | | | | | | | | | | Fixes #1246.
* | | | | | | | | | synth_xilinx: Support init values on Spartan 6 flip-flops properly.Marcin Kościelnicki2019-09-075-53/+219
| |_|_|_|_|_|_|_|/ |/| | | | | | | |
* | | | | | | | | Resolve TODO with pin assignments for SRL*Eddie Hung2019-09-041-4/+2
| | | | | | | | |
* | | | | | | | | Add commentsEddie Hung2019-09-021-1/+9
| | | | | | | | |
* | | | | | | | | Remove trailing spaceEddie Hung2019-08-301-2/+2
| | | | | | | | |
* | | | | | | | | Merge branch 'eddie/xilinx_srl' into xaig_arrivalEddie Hung2019-08-281-15/+22
|\ \ \ \ \ \ \ \ \ | | |_|_|_|_|_|_|/ | |/| | | | | | |
| * | | | | | | | Merge remote-tracking branch 'origin/master' into eddie/xilinx_srlEddie Hung2019-08-287-194/+623
| |\ \ \ \ \ \ \ \
| * \ \ \ \ \ \ \ \ Merge branch 'master' into eddie/xilinx_srlEddie Hung2019-08-261-0/+8
| |\ \ \ \ \ \ \ \ \
| * | | | | | | | | | xilinx_srl now copes with word-level flops $dff{,e}Eddie Hung2019-08-231-8/+3
| | | | | | | | | | |
| * | | | | | | | | | Merge remote-tracking branch 'origin/master' into eddie/xilinx_srlEddie Hung2019-08-231-8/+16
| |\ \ \ \ \ \ \ \ \ \
| * | | | | | | | | | | Add variable length support to xilinx_srlEddie Hung2019-08-211-4/+3
| | | | | | | | | | | |
| * | | | | | | | | | | abc9 to perform new 'map_ffs' before 'map_luts'Eddie Hung2019-08-211-3/+18
| | | | | | | | | | | |
| * | | | | | | | | | | Add init supportEddie Hung2019-08-211-1/+1
| | |_|_|_|_|_|_|_|/ / | |/| | | | | | | | |
* | | | | | | | | | | Merge remote-tracking branch 'origin/master' into xaig_arrivalEddie Hung2019-08-287-195/+653
|\ \ \ \ \ \ \ \ \ \ \ | | |_|_|_|_|_|_|_|_|/ | |/| | | | | | | | |
| * | | | | | | | | | Add (* clkbuf_sink *) to SRLC16E, reorder ports to match vendorEddie Hung2019-08-281-3/+8
| | |_|_|/ / / / / / | |/| | | | | | | |
| * | | | | | | | | xilinx: Add SRLC16E primitive.Marcin Kościelnicki2019-08-271-1/+21
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Fixes #1331.
| * | | | | | | | | Merge branch 'master' into mwk/xilinx_bufgmapEddie Hung2019-08-261-0/+8
| |\ \ \ \ \ \ \ \ \ | | | |_|/ / / / / / | | |/| | | | | | |
| | * | | | | | | | Add undocumented featureEddie Hung2019-08-231-0/+8
| | | |/ / / / / / | | |/| | | | | |
| * | | | | | | | Merge branch 'master' into mwk/xilinx_bufgmapEddie Hung2019-08-231-1/+1
| |\| | | | | | |
| * | | | | | | | Merge branch 'master' into mwk/xilinx_bufgmapEddie Hung2019-08-231-11/+22
| |\ \ \ \ \ \ \ \
| * \ \ \ \ \ \ \ \ Merge remote-tracking branch 'origin/master' into mwk/xilinx_bufgmapEddie Hung2019-08-235-30/+39
| |\ \ \ \ \ \ \ \ \ | | | |_|/ / / / / / | | |/| | | | | | |
| * | | | | | | | | move attributes to wiresMarcin Kościelnicki2019-08-136-283/+537
| | | | | | | | | |
| * | | | | | | | | minor review fixesMarcin Kościelnicki2019-08-131-1/+1
| | | | | | | | | |
| * | | | | | | | | review fixesMarcin Kościelnicki2019-08-131-18/+27
| | | | | | | | | |
| * | | | | | | | | Add clock buffer insertion pass, improve iopadmap.Marcin Kościelnicki2019-08-136-71/+220
| | |_|_|_|_|_|_|/ | |/| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | A few new attributes are defined for use in cell libraries: - iopad_external_pin: marks PAD cell's external-facing pin. Pad insertion will be skipped for ports that are already connected to such a pin. - clkbuf_sink: marks an input pin as a clock pin, requesting clock buffer insertion. - clkbuf_driver: marks an output pin as a clock buffer output pin. Clock buffer insertion will be skipped for nets that are already driven by such a pin. All three are module attributes that should be set to a comma-separeted list of pin names. Clock buffer insertion itself works as follows: 1. All cell ports, starting from bottom up, can be marked as clock sinks (requesting clock buffer insertion) or as clock buffer outputs. 2. If a wire in a given module is driven by a cell port that is a clock buffer output, it is in turn also considered a clock buffer output. 3. If an input port in a non-top module is connected to a clock sink in a contained cell, it is also in turn considered a clock sink. 4. If a wire in a module is driven by a non-clock-buffer cell, and is also connected to a clock sink port in a contained cell, a clock buffer is inserted in this module. 5. For the top module, a clock buffer is also inserted on input ports connected to clock sinks, optionally with a special kind of input PAD (such as IBUFG for Xilinx). 6. Clock buffer insertion on a given wire is skipped if the clkbuf_inhibit attribute is set on it.
* | | | | | | | | Put attributes above portEddie Hung2019-08-232-27/+62
| | | | | | | | |
* | | | | | | | | Merge remote-tracking branch 'origin/master' into xaig_arrivalEddie Hung2019-08-231-5/+10
|\ \ \ \ \ \ \ \ \ | | |_|_|/ / / / / | |/| | | | | | |
| * | | | | | | | Forgot oneEddie Hung2019-08-231-1/+2
| | |_|/ / / / / | |/| | | | | |
| * | | | | | | Put abc_* attributes above portEddie Hung2019-08-231-7/+14
| | |/ / / / / | |/| | | | |
* | | | | | | Use semicolonEddie Hung2019-08-211-1/+1
| | | | | | |
* | | | | | | techmap before readEddie Hung2019-08-211-1/+1
| | | | | | |
* | | | | | | Add abc_arrival to SRL*Eddie Hung2019-08-211-3/+5
| | | | | | |
* | | | | | | OopsEddie Hung2019-08-201-1/+1
| | | | | | |
* | | | | | | xilinx to use abc_map.v with -max_iter 1Eddie Hung2019-08-206-171/+26
| | | | | | |
* | | | | | | Add reference to FD* timingEddie Hung2019-08-201-0/+2
| | | | | | |
* | | | | | | Remove sequential extensionEddie Hung2019-08-206-359/+17
| | | | | | |
* | | | | | | Remove SRL* delays from cells_sim.vEddie Hung2019-08-201-5/+3
| | | | | | |
* | | | | | | LUTMUX -> LUTMUX6Eddie Hung2019-08-201-2/+2
| | | | | | |
* | | | | | | Cleanup techmap in map_lutsEddie Hung2019-08-201-3/+5
| | | | | | |
* | | | | | | Move `techmap abc_map.v` into map_lutsEddie Hung2019-08-201-1/+2
| | | | | | |
* | | | | | | Remove delays from abc_map.vEddie Hung2019-08-201-5/+2
| | | | | | |
* | | | | | | TypoEddie Hung2019-08-201-1/+1
| | | | | | |
* | | | | | | Merge remote-tracking branch 'origin/master' into xaig_dffEddie Hung2019-08-204-16/+19
|\| | | | | |
| * | | | | | Merge pull request #1209 from YosysHQ/eddie/synth_xilinxEddie Hung2019-08-204-16/+19
| |\ \ \ \ \ \ | | | | | | | | | | | | | | | | [WIP] synth xilinx renaming, as per #1184
| | * | | | | | Merge remote-tracking branch 'origin/master' into eddie/synth_xilinxEddie Hung2019-08-203-6/+6
| | |\| | | | |
| | * | | | | | Update Makefile tooEddie Hung2019-07-181-2/+2
| | | | | | | |
| | * | | | | | Work in progress for renaming labels/options in synth_xilinxEddie Hung2019-07-183-14/+17
| | | |_|_|/ / | | |/| | | |