aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs
Commit message (Collapse)AuthorAgeFilesLines
...
| * | | | Restore original synth_xilinx commandsEddie Hung2019-03-191-1/+2
| | | | |
| * | | | Fix spacingEddie Hung2019-03-191-1/+1
| | | | |
| * | | | Fix INIT for variable length SRs that have been bumped up oneEddie Hung2019-03-191-1/+1
| | | | |
| * | | | Merge remote-tracking branch 'origin/master' into xc7srlEddie Hung2019-03-191-2/+4
| |\ \ \ \
| * | | | | Only accept <128 for variable length, only if $shiftx exclusiveEddie Hung2019-03-161-5/+1
| | | | | |
| * | | | | Cleanup synth_xilinxEddie Hung2019-03-152-3/+2
| | | | | |
| * | | | | WorkingEddie Hung2019-03-152-47/+78
| | | | | |
| * | | | | Reverse bits in INIT parameter for Xilinx, since MSB is shifted firstEddie Hung2019-03-141-16/+32
| | | | | |
| * | | | | MisspellEddie Hung2019-03-141-1/+1
| | | | | |
| * | | | | Revert "Add shregmap -init_msb_first and use in synth_xilinx"Eddie Hung2019-03-141-3/+2
| | | | | | | | | | | | | | | | | | | | | | | | This reverts commit 26ecbc1aee1dca1c186ab2b51835d74f67bc3e75.
| * | | | | Merge remote-tracking branch 'origin/master' into xc7srlEddie Hung2019-03-1433-402/+1656
| |\ \ \ \ \
| * | | | | | Add shregmap -init_msb_first and use in synth_xilinxEddie Hung2019-03-141-2/+2
| | | | | | |
| * | | | | | Fix cells_map for SRLEddie Hung2019-03-141-19/+17
| | | | | | |
| * | | | | | Move shregmap until after first techmapEddie Hung2019-03-131-2/+2
| | | | | | |
| * | | | | | Refactor $__SHREG__ in cells_map.vEddie Hung2019-03-131-32/+24
| | | | | | |
| * | | | | | Remove SRL16/32 from cells_xtraEddie Hung2019-02-282-18/+2
| | | | | | |
| * | | | | | Add SRL16 and SRL32 sim modelsEddie Hung2019-02-281-0/+39
| | | | | | |
| * | | | | | Fix SRL16/32 techmap off-by-oneEddie Hung2019-02-281-18/+24
| | | | | | |
| * | | | | | synth_xilinx to call shregmap with enable supportEddie Hung2019-02-282-24/+29
| | | | | | |
| * | | | | | synth_xilinx to use shregmap with -params tooEddie Hung2019-02-282-22/+19
| | | | | | |
| * | | | | | synth_xilinx to now have shregmap call after dff2dffeEddie Hung2019-02-281-0/+2
| | | | | | |
| * | | | | | Add techmap rule for $__SHREG_DFF_P_ to SRL16/32Eddie Hung2019-02-281-0/+71
| | | | | | |
* | | | | | | Add MUXCY and XORCY to cells_box.vEddie Hung2019-04-162-0/+15
| | | | | | |
* | | | | | | Fix spacingEddie Hung2019-04-161-1/+1
| | | | | | |
* | | | | | | Make cells.box whiteboxes not blackboxesEddie Hung2019-04-161-2/+2
| | | | | | |
* | | | | | | read_verilog cells_box.v before techmapEddie Hung2019-04-161-1/+1
| | | | | | |
* | | | | | | synth_xilinx: before abc read +/xilinx/cells_box.vEddie Hung2019-04-161-0/+1
| | | | | | |
* | | | | | | Add +/xilinx/cells_box.v containing models for ABC boxesEddie Hung2019-04-162-0/+11
| | | | | | |
* | | | | | | Revert "Add abc_box_id attribute to MUXF7/F8 cells"Eddie Hung2019-04-161-2/+0
| | | | | | | | | | | | | | | | | | | | | | | | | | | | This reverts commit 8fbbd9b129697152c93c35831c1d50982702a3ec.
* | | | | | | Add abc_box_id attribute to MUXF7/F8 cellsEddie Hung2019-04-151-0/+2
| | | | | | |
* | | | | | | Merge branch 'xaig' into xc7muxEddie Hung2019-04-153-41/+60
|\ \ \ \ \ \ \ | | |_|_|_|_|/ | |/| | | | |
| * | | | | | Add support for synth_xilinx -abc9 and ignore abc9 -dress optEddie Hung2019-04-121-1/+9
| | | | | | |
| * | | | | | Merge remote-tracking branch 'origin/master' into xaigEddie Hung2019-04-124-44/+69
| |\ \ \ \ \ \ | | | |_|_|_|/ | | |/| | | |
| | * | | | | Merge pull request #928 from litghost/add_xc7_sim_modelsEddie Hung2019-04-123-41/+60
| | |\ \ \ \ \ | | | | | | | | | | | | | | | | Add additional cells sim models for core 7-series primitives.
| | | * | | | | Remove BUFGCTRL, BUFHCE and LUT6_2 from cells_xtra.Keith Rothman2019-04-123-52/+14
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Signed-off-by: Keith Rothman <537074+litghost@users.noreply.github.com>
| | | * | | | | Fix LUT6_2 definition.Keith Rothman2019-04-091-3/+3
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Signed-off-by: Keith Rothman <537074+litghost@users.noreply.github.com>
| | | * | | | | Add additional cells sim models for core 7-series primatives.Keith Rothman2019-04-091-0/+57
| | | | |_|_|/ | | | |/| | | | | | | | | | | | | | | | | Signed-off-by: Keith Rothman <537074+litghost@users.noreply.github.com>
* | | | | | | Merge remote-tracking branch 'origin/master' into xc7muxEddie Hung2019-04-121-3/+9
|\ \ \ \ \ \ \ | | |/ / / / / | |/| | | | |
| * | | | | | Fixing issues in CycloneV cell simDiego2019-04-111-3/+9
| | |/ / / / | |/| | | |
* | | | | | Fix cells_map.v some moreEddie Hung2019-04-111-7/+7
| | | | | |
* | | | | | More fine tuningEddie Hung2019-04-111-2/+2
| | | | | |
* | | | | | Fix cells_map.vEddie Hung2019-04-111-7/+7
| | | | | |
* | | | | | Fix typoEddie Hung2019-04-111-1/+1
| | | | | |
* | | | | | Juggle opt calls in synth_xilinxEddie Hung2019-04-112-30/+35
| | | | | |
* | | | | | WIP for cells_map.v -- maybe working?Eddie Hung2019-04-101-32/+27
| | | | | |
* | | | | | Try splitting $shiftx with Y_WIDTH > 1 into Y_WIDTH = 1Eddie Hung2019-04-101-31/+38
| | | | | |
* | | | | | Fix for when B_SIGNED = 1Eddie Hung2019-04-101-1/+8
| | | | | |
* | | | | | Update doc for synth_xilinxEddie Hung2019-04-101-7/+8
| | | | | |
* | | | | | ff_map.v after abcEddie Hung2019-04-101-5/+5
| | | | | |
* | | | | | Tidy upEddie Hung2019-04-101-1/+1
| | | | | |