From b97a99256fe54e81c8fc6c60183f46fbf731bbf8 Mon Sep 17 00:00:00 2001 From: Adrian Schmutzler Date: Wed, 3 Jul 2019 23:22:31 +0200 Subject: ramips/mt76x8: Name DTS files based on scheme Signed-off-by: Adrian Schmutzler --- .../ramips/dts/mt7628an_tplink_archer-c20-v4.dts | 105 +++++++++++++++++++++ 1 file changed, 105 insertions(+) create mode 100644 target/linux/ramips/dts/mt7628an_tplink_archer-c20-v4.dts (limited to 'target/linux/ramips/dts/mt7628an_tplink_archer-c20-v4.dts') diff --git a/target/linux/ramips/dts/mt7628an_tplink_archer-c20-v4.dts b/target/linux/ramips/dts/mt7628an_tplink_archer-c20-v4.dts new file mode 100644 index 0000000000..222e4a665e --- /dev/null +++ b/target/linux/ramips/dts/mt7628an_tplink_archer-c20-v4.dts @@ -0,0 +1,105 @@ +/dts-v1/; + +#include "mt7628an_tplink_8m.dtsi" + +#include +#include + +/ { + compatible = "tplink,archer-c20-v4", "mediatek,mt7628an-soc"; + model = "TP-Link Archer C20 v4"; + + aliases { + led-boot = &led_power; + led-failsafe = &led_power; + led-running = &led_power; + led-upgrade = &led_power; + }; + + leds { + compatible = "gpio-leds"; + + lan { + label = "c20-v4:green:lan"; + gpios = <&gpio1 10 GPIO_ACTIVE_LOW>; + }; + + led_power: power { + label = "c20-v4:green:power"; + gpios = <&gpio0 2 GPIO_ACTIVE_LOW>; + }; + + wan { + label = "c20-v4:green:wan"; + gpios = <&gpio1 11 GPIO_ACTIVE_LOW>; + }; + + wan_orange { + label = "c20-v4:orange:wan"; + gpios = <&gpio0 11 GPIO_ACTIVE_LOW>; + }; + + wlan5g { + label = "c20-v4:green:wlan5g"; + gpios = <&gpio1 8 GPIO_ACTIVE_LOW>; + }; + + wlan2g { + label = "c20-v4:green:wlan2g"; + gpios = <&gpio1 7 GPIO_ACTIVE_LOW>; + }; + + wps { + label = "c20-v4:green:wps"; + gpios = <&gpio1 9 GPIO_ACTIVE_LOW>; + }; + }; + + keys { + compatible = "gpio-keys-polled"; + poll-interval = <20>; + + reset { + label = "reset"; + gpios = <&gpio1 6 GPIO_ACTIVE_LOW>; + linux,code = ; + }; + + rfkill { + label = "rfkill"; + gpios = <&gpio1 5 GPIO_ACTIVE_LOW>; + linux,code = ; + }; + }; +}; + +&wmac { + mtd-mac-address-increment = <(-2)>; +}; + +ðernet { + mediatek,portmap = "wllll"; +}; + +&pinctrl { + state_default: pinctrl0 { + gpio { + ralink,group = "i2s", "refclk", "p0led_an", "p1led_an", "p2led_an", "p3led_an", "p4led_an", "wdt"; + ralink,function = "gpio"; + }; + }; +}; + +&pcie { + status = "okay"; +}; + +&pcie0 { + mt76@0,0 { + reg = <0x0000 0 0 0 0>; + mediatek,mtd-eeprom = <&factory 0x28000>; + ieee80211-freq-limit = <5000000 6000000>; + mtd-mac-address = <&factory 0xf100>; + mtd-mac-address-increment = <(-1)>; + }; +}; -- cgit v1.2.3