// SPDX-License-Identifier: GPL-2.0-only /* * Setup for the Realtek RTL838X SoC: * Memory, Timer and Serial * * Copyright (C) 2020 B. Koblitz * based on the original BSP by * Copyright (C) 2006-2012 Tony Wu (tonywu@realtek.com) * */ #include #include #include #include #include #include #include #include #include #include #include /* for mips_hpt_frequency */ #include #include #include "mach-rtl83xx.h" extern int rtl838x_serial_init(void); extern struct rtl83xx_soc_info soc_info; u32 pll_reset_value; static void rtl838x_restart(char *command) { u32 pll = sw_r32(RTL838X_PLL_CML_CTRL); /* SoC reset vector (in flash memory): on RTL839x platform preferred way to reset */ void (*f)(void) = (void *) 0xbfc00000; pr_info("System restart.\n"); if (soc_info.family == RTL8390_FAMILY_ID) { f(); /* If calling reset vector fails, reset entire chip */ sw_w32(0xFFFFFFFF, RTL839X_RST_GLB_CTRL); /* If this fails, halt the CPU */ while (1); } pr_info("PLL control register: %x, applying reset value %x\n", pll, pll_reset_value); sw_w32(3, RTL838X_INT_RW_CTRL); sw_w32(pll_reset_value, RTL838X_PLL_CML_CTRL); sw_w32(0, RTL838X_INT_RW_CTRL); pr_info("Resetting RTL838X SoC\n"); /* Reset Global Control1 Register */ sw_w32(1, RTL838X_RST_GLB_CTRL_1); } static void rtl838x_halt(void) { pr_info("System halted.\n"); while(1); } void __init plat_mem_setup(void) { void *dtb; set_io_port_base(KSEG1); _machine_restart = rtl838x_restart; _machine_halt = rtl838x_halt; if (fw_passed_dtb) /* UHI interface */ dtb = (void *)fw_passed_dtb; else if (__dtb_start != __dtb_end) dtb = (void *)__dtb_start; else panic("no dtb found"); /* * Load the devicetree. This causes the chosen node to be * parsed resulting in our memory appearing */ __dt_setup_arch(dtb); } void __init plat_time_init(void) { struct device_node *np; u32 freq = 500000000; np = of_find_node_by_name(NULL, "cpus"); if (!np) { pr_err("Missing 'cpus' DT node, using default frequency."); } else { if (of_property_read_u32(np, "frequency", &freq) < 0) pr_err("No 'frequency' property in DT, using default."); else pr_info("CPU frequency from device tree: %d", freq); of_node_put(np); } mips_hpt_frequency = freq / 2; pll_reset_value = sw_r32(RTL838X_PLL_CML_CTRL); }