blob: d0cb6833ca02f4e86aac0376835fa0c829608f70 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
|
/*
ChibiOS - Copyright (C) 2006..2016 Martino Migliavacca
Licensed under the Apache License, Version 2.0 (the "License");
you may not use this file except in compliance with the License.
You may obtain a copy of the License at
http://www.apache.org/licenses/LICENSE-2.0
Unless required by applicable law or agreed to in writing, software
distributed under the License is distributed on an "AS IS" BASIS,
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
See the License for the specific language governing permissions and
limitations under the License.
*/
/**
* @file TIMv1/hal_qei_lld.h
* @brief STM32 QEI subsystem low level driver header.
*
* @addtogroup QEI
* @{
*/
#ifndef HAL_QEI_LLD_H
#define HAL_QEI_LLD_H
#if (HAL_USE_QEI == TRUE) || defined(__DOXYGEN__)
#include "stm32_tim.h"
/*===========================================================================*/
/* Driver constants. */
/*===========================================================================*/
/*===========================================================================*/
/* Driver pre-compile time settings. */
/*===========================================================================*/
/**
* @name Configuration options
* @{
*/
/**
* @brief QEID1 driver enable switch.
* @details If set to @p TRUE the support for QEID1 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_QEI_USE_TIM1) || defined(__DOXYGEN__)
#define STM32_QEI_USE_TIM1 FALSE
#endif
/**
* @brief QEID2 driver enable switch.
* @details If set to @p TRUE the support for QEID2 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_QEI_USE_TIM2) || defined(__DOXYGEN__)
#define STM32_QEI_USE_TIM2 FALSE
#endif
/**
* @brief QEID3 driver enable switch.
* @details If set to @p TRUE the support for QEID3 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_QEI_USE_TIM3) || defined(__DOXYGEN__)
#define STM32_QEI_USE_TIM3 FALSE
#endif
/**
* @brief QEID4 driver enable switch.
* @details If set to @p TRUE the support for QEID4 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_QEI_USE_TIM4) || defined(__DOXYGEN__)
#define STM32_QEI_USE_TIM4 FALSE
#endif
/**
* @brief QEID5 driver enable switch.
* @details If set to @p TRUE the support for QEID5 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_QEI_USE_TIM5) || defined(__DOXYGEN__)
#define STM32_QEI_USE_TIM5 FALSE
#endif
/**
* @brief QEID8 driver enable switch.
* @details If set to @p TRUE the support for QEID8 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_QEI_USE_TIM8) || defined(__DOXYGEN__)
#define STM32_QEI_USE_TIM8 FALSE
#endif
/**
* @brief QEID1 interrupt priority level setting.
*/
#if !defined(STM32_QEI_TIM1_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_QEI_TIM1_IRQ_PRIORITY 7
#endif
/**
* @brief QEID2 interrupt priority level setting.
*/
#if !defined(STM32_QEI_TIM2_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_QEI_TIM2_IRQ_PRIORITY 7
#endif
/**
* @brief QEID3 interrupt priority level setting.
*/
#if !defined(STM32_QEI_TIM3_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_QEI_TIM3_IRQ_PRIORITY 7
#endif
/**
* @brief QEID4 interrupt priority level setting.
*/
#if !defined(STM32_QEI_TIM4_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_QEI_TIM4_IRQ_PRIORITY 7
#endif
/**
* @brief QEID5 interrupt priority level setting.
*/
#if !defined(STM32_QEI_TIM5_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_QEI_TIM5_IRQ_PRIORITY 7
#endif
/**
* @brief QEID8 interrupt priority level setting.
*/
#if !defined(STM32_QEI_TIM8_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_QEI_TIM8_IRQ_PRIORITY 7
#endif
/** @} */
/*===========================================================================*/
/* Derived constants and error checks. */
/*===========================================================================*/
#if STM32_QEI_USE_TIM1 && !STM32_HAS_TIM1
#error "TIM1 not present in the selected device"
#endif
#if STM32_QEI_USE_TIM2 && !STM32_HAS_TIM2
#error "TIM2 not present in the selected device"
#endif
#if STM32_QEI_USE_TIM3 && !STM32_HAS_TIM3
#error "TIM3 not present in the selected device"
#endif
#if STM32_QEI_USE_TIM4 && !STM32_HAS_TIM4
#error "TIM4 not present in the selected device"
#endif
#if STM32_QEI_USE_TIM5 && !STM32_HAS_TIM5
#error "TIM5 not present in the selected device"
#endif
#if STM32_QEI_USE_TIM8 && !STM32_HAS_TIM8
#error "TIM8 not present in the selected device"
#endif
#if !STM32_QEI_USE_TIM1 && !STM32_QEI_USE_TIM2 && \
!STM32_QEI_USE_TIM3 && !STM32_QEI_USE_TIM4 && \
!STM32_QEI_USE_TIM5 && !STM32_QEI_USE_TIM8
#error "QEI driver activated but no TIM peripheral assigned"
#endif
#if STM32_QEI_USE_TIM1 && \
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_QEI_TIM1_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM1"
#endif
#if STM32_QEI_USE_TIM2 && \
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_QEI_TIM2_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM2"
#endif
#if STM32_QEI_USE_TIM3 && \
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_QEI_TIM3_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM3"
#endif
#if STM32_QEI_USE_TIM4 && \
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_QEI_TIM4_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM4"
#endif
#if STM32_QEI_USE_TIM5 && \
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_QEI_TIM5_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM5"
#endif
#if STM32_QEI_USE_TIM8 && \
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_QEI_TIM8_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM8"
#endif
/*===========================================================================*/
/* Driver data structures and types. */
/*===========================================================================*/
/**
* @brief QEI count mode.
*/
typedef enum {
QEI_MODE_QUADRATURE = 0, /**< Quadrature encoder mode. */
QEI_MODE_DIRCLOCK = 1, /**< Direction/Clock mode. */
} qeimode_t;
/**
* @brief QEI resolution.
*/
typedef enum {
QEI_SINGLE_EDGE = 0, /**< Count only on edges from first channel. */
QEI_BOTH_EDGES = 1, /**< Count on both edges (resolution doubles).*/
} qeiresolution_t;
/**
* @brief QEI direction inversion.
*/
typedef enum {
QEI_DIRINV_FALSE = 0, /**< Do not invert counter direction. */
QEI_DIRINV_TRUE = 1, /**< Invert counter direction. */
} qeidirinv_t;
/**
* @brief QEI counter type.
*/
typedef uint16_t qeicnt_t;
/**
* @brief QEI delta type.
*/
typedef int32_t qeidelta_t;
/**
* @brief Driver configuration structure.
* @note It could be empty on some architectures.
*/
typedef struct {
/**
* @brief Count mode.
*/
qeimode_t mode;
/**
* @brief Resolution.
*/
qeiresolution_t resolution;
/**
* @brief Direction inversion.
*/
qeidirinv_t dirinv;
/* End of the mandatory fields.*/
} QEIConfig;
/**
* @brief Structure representing an QEI driver.
*/
struct QEIDriver {
/**
* @brief Driver state.
*/
qeistate_t state;
/**
* @brief Last count value.
*/
qeicnt_t last;
/**
* @brief Current configuration data.
*/
const QEIConfig *config;
#if defined(QEI_DRIVER_EXT_FIELDS)
QEI_DRIVER_EXT_FIELDS
#endif
/* End of the mandatory fields.*/
/**
* @brief Pointer to the TIMx registers block.
*/
stm32_tim_t *tim;
};
/*===========================================================================*/
/* Driver macros. */
/*===========================================================================*/
/**
* @brief Returns the counter value.
*
* @param[in] qeip pointer to the @p QEIDriver object
* @return The current counter value.
*
* @notapi
*/
#define qei_lld_get_count(qeip) ((qeip)->tim->CNT)
/*===========================================================================*/
/* External declarations. */
/*===========================================================================*/
#if STM32_QEI_USE_TIM1 && !defined(__DOXYGEN__)
extern QEIDriver QEID1;
#endif
#if STM32_QEI_USE_TIM2 && !defined(__DOXYGEN__)
extern QEIDriver QEID2;
#endif
#if STM32_QEI_USE_TIM3 && !defined(__DOXYGEN__)
extern QEIDriver QEID3;
#endif
#if STM32_QEI_USE_TIM4 && !defined(__DOXYGEN__)
extern QEIDriver QEID4;
#endif
#if STM32_QEI_USE_TIM5 && !defined(__DOXYGEN__)
extern QEIDriver QEID5;
#endif
#if STM32_QEI_USE_TIM8 && !defined(__DOXYGEN__)
extern QEIDriver QEID8;
#endif
#ifdef __cplusplus
extern "C" {
#endif
void qei_lld_init(void);
void qei_lld_start(QEIDriver *qeip);
void qei_lld_stop(QEIDriver *qeip);
void qei_lld_enable(QEIDriver *qeip);
void qei_lld_disable(QEIDriver *qeip);
#ifdef __cplusplus
}
#endif
#endif /* HAL_USE_QEI */
#endif /* HAL_QEI_LLD_H */
/** @} */
|