blob: e96d52ff9675b5144581686457d5f0c3e20f8c8b (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
|
/*
ChibiOS/RT - Copyright (C) 2006-2013 Giovanni Di Sirio
Licensed under the Apache License, Version 2.0 (the "License");
you may not use this file except in compliance with the License.
You may obtain a copy of the License at
http://www.apache.org/licenses/LICENSE-2.0
Unless required by applicable law or agreed to in writing, software
distributed under the License is distributed on an "AS IS" BASIS,
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
See the License for the specific language governing permissions and
limitations under the License.
*/
/*
Rewritten by Emil Fresk (1/5 - 2014) for extended input capture
functionality. And fix for spurious callbacks in the interrupt handler.
*/
#ifndef __EICU_LLD_H
#define __EICU_LLD_H
#include "stm32_tim.h"
#if HAL_USE_EICU || defined(__DOXYGEN__)
/*===========================================================================*/
/* Driver constants. */
/*===========================================================================*/
/*===========================================================================*/
/* Driver pre-compile time settings. */
/*===========================================================================*/
/**
* @name Configuration options
* @{
*/
/**
* @brief EICUD1 driver enable switch.
* @details If set to @p TRUE the support for EICUD1 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_EICU_USE_TIM1) || defined(__DOXYGEN__)
#define STM32_EICU_USE_TIM1 FALSE
#endif
/**
* @brief EICUD2 driver enable switch.
* @details If set to @p TRUE the support for EICUD2 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_EICU_USE_TIM2) || defined(__DOXYGEN__)
#define STM32_EICU_USE_TIM2 FALSE
#endif
/**
* @brief EICUD3 driver enable switch.
* @details If set to @p TRUE the support for EICUD3 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_EICU_USE_TIM3) || defined(__DOXYGEN__)
#define STM32_EICU_USE_TIM3 FALSE
#endif
/**
* @brief EICUD4 driver enable switch.
* @details If set to @p TRUE the support for EICUD4 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_EICU_USE_TIM4) || defined(__DOXYGEN__)
#define STM32_EICU_USE_TIM4 FALSE
#endif
/**
* @brief EICUD5 driver enable switch.
* @details If set to @p TRUE the support for EICUD5 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_EICU_USE_TIM5) || defined(__DOXYGEN__)
#define STM32_EICU_USE_TIM5 FALSE
#endif
/**
* @brief EICUD8 driver enable switch.
* @details If set to @p TRUE the support for EICUD8 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_EICU_USE_TIM8) || defined(__DOXYGEN__)
#define STM32_EICU_USE_TIM8 FALSE
#endif
/**
* @brief EICUD9 driver enable switch.
* @details If set to @p TRUE the support for EICUD9 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_EICU_USE_TIM9) || defined(__DOXYGEN__)
#define STM32_EICU_USE_TIM9 FALSE
#endif
/**
* @brief EICUD12 driver enable switch.
* @details If set to @p TRUE the support for EICUD12 is included.
* @note The default is @p TRUE.
*/
#if !defined(STM32_EICU_USE_TIM12) || defined(__DOXYGEN__)
#define STM32_EICU_USE_TIM12 FALSE
#endif
/**
* @brief EICUD1 interrupt priority level setting.
*/
#if !defined(STM32_EICU_TIM1_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_EICU_TIM1_IRQ_PRIORITY 7
#endif
/**
* @brief EICUD2 interrupt priority level setting.
*/
#if !defined(STM32_EICU_TIM2_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_EICU_TIM2_IRQ_PRIORITY 7
#endif
/**
* @brief EICUD3 interrupt priority level setting.
*/
#if !defined(STM32_EICU_TIM3_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_EICU_TIM3_IRQ_PRIORITY 7
#endif
/**
* @brief EICUD4 interrupt priority level setting.
*/
#if !defined(STM32_EICU_TIM4_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_EICU_TIM4_IRQ_PRIORITY 7
#endif
/**
* @brief EICUD5 interrupt priority level setting.
*/
#if !defined(STM32_EICU_TIM5_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_EICU_TIM5_IRQ_PRIORITY 7
#endif
/**
* @brief EICUD8 interrupt priority level setting.
*/
#if !defined(STM32_EICU_TIM8_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_EICU_TIM8_IRQ_PRIORITY 7
#endif
/**
* @brief EICUD9 interrupt priority level setting.
*/
#if !defined(STM32_EICU_TIM9_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_EICU_TIM9_IRQ_PRIORITY 7
#endif
/**
* @brief EICUD12 interrupt priority level setting.
*/
#if !defined(STM32_EICU_TIM12_IRQ_PRIORITY) || defined(__DOXYGEN__)
#define STM32_EICU_TIM12_IRQ_PRIORITY 7
#endif
/** @} */
/*===========================================================================*/
/* Derived constants and error checks. */
/*===========================================================================*/
#if STM32_EICU_USE_TIM1 && !STM32_HAS_TIM1
#error "TIM1 not present in the selected device"
#endif
#if STM32_EICU_USE_TIM2 && !STM32_HAS_TIM2
#error "TIM2 not present in the selected device"
#endif
#if STM32_EICU_USE_TIM3 && !STM32_HAS_TIM3
#error "TIM3 not present in the selected device"
#endif
#if STM32_EICU_USE_TIM4 && !STM32_HAS_TIM4
#error "TIM4 not present in the selected device"
#endif
#if STM32_EICU_USE_TIM5 && !STM32_HAS_TIM5
#error "TIM5 not present in the selected device"
#endif
#if STM32_EICU_USE_TIM8 && !STM32_HAS_TIM8
#error "TIM8 not present in the selected device"
#endif
#if STM32_EICU_USE_TIM9 && !STM32_HAS_TIM9
#error "TIM9 not present in the selected device"
#endif
#if STM32_EICU_USE_TIM12 && !STM32_HAS_TIM12
#error "TIM12 not present in the selected device"
#endif
#if !STM32_EICU_USE_TIM1 && !STM32_EICU_USE_TIM2 && \
!STM32_EICU_USE_TIM3 && !STM32_EICU_USE_TIM4 && \
!STM32_EICU_USE_TIM5 && !STM32_EICU_USE_TIM8 && \
!STM32_EICU_USE_TIM9 && !STM32_EICU_USE_TIM12
#error "EICU driver activated but no TIM peripheral assigned"
#endif
#if STM32_EICU_USE_TIM1 && \
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_EICU_TIM1_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM1"
#endif
#if STM32_EICU_USE_TIM2 && \
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_EICU_TIM2_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM2"
#endif
#if STM32_EICU_USE_TIM3 && \
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_EICU_TIM3_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM3"
#endif
#if STM32_EICU_USE_TIM4 && \
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_EICU_TIM4_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM4"
#endif
#if STM32_EICU_USE_TIM5 && \
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_EICU_TIM5_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM5"
#endif
#if STM32_EICU_USE_TIM8 && \
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_EICU_TIM8_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM8"
#endif
#if STM32_EICU_USE_TIM9 && \
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_EICU_TIM9_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM9"
#endif
#if STM32_EICU_USE_TIM12 && \
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_EICU_TIM12_IRQ_PRIORITY)
#error "Invalid IRQ priority assigned to TIM12"
#endif
/*===========================================================================*/
/* Driver data structures and types. */
/*===========================================================================*/
/**
* @brief EICU driver mode.
*/
typedef enum {
/**
* @brief Captures high speed signals.
* @note Only one input per timer possible.
* @note Needs at least 2 capture/compare channels in timer.
*/
EICU_FAST,
/**
* @brief Captures low speed signals.
* @details Suggested for example for PWM or PPM signals from RC receiver.
* @note Only one input per capture/compare channel needed.
*/
EICU_SLOW
} eicumode_t;
/**
* @brief Active level selector.
*/
typedef enum {
EICU_INPUT_ACTIVE_HIGH = 0, /**< Trigger on rising edge. */
EICU_INPUT_ACTIVE_LOW = 1, /**< Trigger on falling edge. */
} eicuactivelevel_t;
/**
* @brief Input type selector.
*/
typedef enum {
EICU_INPUT_EDGE = 0, /**< Measures time between consequent edges.*/
EICU_INPUT_PULSE = 1, /**< Measures pulse width.*/
EICU_INPUT_BOTH = 2 /**< Measures both period and width. */
} eicucapturemode_t;
/**
* @brief EICU frequency type.
*/
typedef uint32_t eicufreq_t;
/**
* @brief EICU counter type.
*/
typedef uint32_t eicucnt_t;
/**
* @brief EICU captured width and (or) period.
*/
typedef struct {
/**
* @brief Pulse width.
*/
eicucnt_t width;
/**
* @brief Pulse period.
*/
eicucnt_t period;
} eicuresult_t;
/**
* @brief EICU Capture Channel Config structure definition.
*/
typedef struct {
/**
* @brief Specifies the active level of the input signal.
*/
eicuactivelevel_t alvl;
/**
* @brief Specifies the channel capture mode.
*/
eicucapturemode_t mode;
/**
* @brief Capture event callback. Used for PWM width, pulse width and
* pulse period capture event.
*/
eicucallback_t capture_cb;
} EICUChannelConfig;
/**
* @brief EICU Capture Channel Config structure definition.
*/
typedef struct {
/**
* @brief Channel state for the internal state machine.
*/
eicuchannelstate_t state;
/**
* @brief Cached value for pulse width calculation.
*/
eicucnt_t last_active;
/**
* @brief Cached value for period calculation.
*/
eicucnt_t last_idle;
/**
* @brief Pointer to Input Capture channel configuration.
*/
const EICUChannelConfig *config;
/**
* @brief CCR registers for width capture.
*/
volatile uint32_t *wccrp;
} EICUChannelDriver;
/**
* @brief EICU Config structure definition.
*/
typedef struct {
/**
* @brief Specifies the EICU capture mode.
*/
eicumode_t mode;
/**
* @brief Specifies the Timer clock in Hz.
*/
eicufreq_t frequency;
/**
* @brief Pointer to each Input Capture channel configuration.
* @note A NULL parameter indicates the channel as unused.
* @note In PWM mode, only Channel 1 OR Channel 2 may be used.
*/
const EICUChannelConfig *iccfgp[EICU_CHANNEL_ENUM_END];
/**
* @brief Timer overflow event callback.
* @note Meaningful only when in @p EICU_FAST mode
*/
eicucallback_t overflow_cb;
/**
* @brief TIM DIER register initialization data.
*/
uint32_t dier;
} EICUConfig;
/**
* @brief EICU Driver structure definition
*/
struct EICUDriver {
/**
* @brief STM32 timer peripheral for Input Capture.
*/
stm32_tim_t *tim;
/**
* @brief Driver state for the internal state machine.
*/
eicustate_t state;
/**
* @brief Channels' data structures.
*/
EICUChannelDriver channel[EICU_CHANNEL_ENUM_END];
/**
* @brief Timer base clock.
*/
uint32_t clock;
/**
* @brief Pointer to configuration for the driver.
*/
const EICUConfig *config;
// /**
// * @brief CCR registers for width capture.
// */
// volatile uint32_t *wccrp[4];
/**
* @brief CCR register for period capture.
* @note Only one is needed since only one PWM input per timer is allowed.
*/
volatile uint32_t *pccrp;
};
/*===========================================================================*/
/* Driver macros. */
/*===========================================================================*/
/**
* @brief Returns the width of the latest cycle.
* @details The cycle width is defined as number of ticks between a start
* edge and the next start edge.
*
* @param[in] eicup Pointer to the EICUDriver object.
* @return The number of ticks.
*
* @notapi
*/
#define eicu_lld_get_period_fast(eicup) (*((eicup)->pccrp) + 1)
/**
* @brief Returns the compare value of the latest cycle.
*
* @param[in] chp Pointer to channel structure that fired the interrupt.
* @return The number of ticks.
*
* @notapi
*/
#define eicu_lld_get_compare(chp) (*((chp)->wccrp) + 1)
/*===========================================================================*/
/* External declarations. */
/*===========================================================================*/
#if STM32_EICU_USE_TIM1 && !defined(__DOXYGEN__)
extern EICUDriver EICUD1;
#endif
#if STM32_EICU_USE_TIM2 && !defined(__DOXYGEN__)
extern EICUDriver EICUD2;
#endif
#if STM32_EICU_USE_TIM3 && !defined(__DOXYGEN__)
extern EICUDriver EICUD3;
#endif
#if STM32_EICU_USE_TIM4 && !defined(__DOXYGEN__)
extern EICUDriver EICUD4;
#endif
#if STM32_EICU_USE_TIM5 && !defined(__DOXYGEN__)
extern EICUDriver EICUD5;
#endif
#if STM32_EICU_USE_TIM8 && !defined(__DOXYGEN__)
extern EICUDriver EICUD8;
#endif
#if STM32_EICU_USE_TIM9 && !defined(__DOXYGEN__)
extern EICUDriver EICUD9;
#endif
#if STM32_EICU_USE_TIM12 && !defined(__DOXYGEN__)
extern EICUDriver EICUD12;
#endif
#ifdef __cplusplus
extern "C" {
#endif
void eicu_lld_init(void);
void eicu_lld_start(EICUDriver *eicup);
void eicu_lld_stop(EICUDriver *eicup);
void eicu_lld_enable(EICUDriver *eicup);
void eicu_lld_disable(EICUDriver *eicup);
#ifdef __cplusplus
}
#endif
#endif /* HAL_USE_EICU */
#endif /* __EICU_LLD_H */
|