diff options
author | Tristan Gingold <tgingold@free.fr> | 2020-05-14 19:30:37 +0200 |
---|---|---|
committer | Tristan Gingold <tgingold@free.fr> | 2020-05-14 19:30:37 +0200 |
commit | e4d180dc9c82d90ef37bd235defd8f1def232b99 (patch) | |
tree | 3e0adfdb8549f122009b36a55451683703528d96 /testsuite/ghdl-issues | |
parent | 35191d291412aace20f6f5fffc22394b8cb6f1b2 (diff) | |
download | ghdl-yosys-plugin-e4d180dc9c82d90ef37bd235defd8f1def232b99.tar.gz ghdl-yosys-plugin-e4d180dc9c82d90ef37bd235defd8f1def232b99.tar.bz2 ghdl-yosys-plugin-e4d180dc9c82d90ef37bd235defd8f1def232b99.zip |
Add another test from ghdl/ghdl#1309
Diffstat (limited to 'testsuite/ghdl-issues')
-rw-r--r-- | testsuite/ghdl-issues/issue1309b/psl_test.sby | 16 | ||||
-rw-r--r-- | testsuite/ghdl-issues/issue1309b/psl_test.vhdl | 91 | ||||
-rwxr-xr-x | testsuite/ghdl-issues/issue1309b/testsuite.sh | 9 |
3 files changed, 116 insertions, 0 deletions
diff --git a/testsuite/ghdl-issues/issue1309b/psl_test.sby b/testsuite/ghdl-issues/issue1309b/psl_test.sby new file mode 100644 index 0000000..6041c8f --- /dev/null +++ b/testsuite/ghdl-issues/issue1309b/psl_test.sby @@ -0,0 +1,16 @@ +[tasks] +prove + +[options] +depth 25 +prove: mode bmc + +[engines] +prove: smtbmc z3 + +[script] +prove: ghdl --std=08 psl_test.vhdl -e psl_test +prep -top psl_test + +[files] +psl_test.vhdl diff --git a/testsuite/ghdl-issues/issue1309b/psl_test.vhdl b/testsuite/ghdl-issues/issue1309b/psl_test.vhdl new file mode 100644 index 0000000..3bc33a3 --- /dev/null +++ b/testsuite/ghdl-issues/issue1309b/psl_test.vhdl @@ -0,0 +1,91 @@ +library ieee; + use ieee.std_logic_1164.all; + + +entity sequencer is + generic ( + seq : string + ); + port ( + clk : in std_logic; + data : out std_logic + ); +end entity sequencer; + + +architecture rtl of sequencer is + + signal index : natural := seq'low; + signal ch : character; + + function to_bit (a : in character) return std_logic is + variable ret : std_logic; + begin + case a is + when '0' | '_' => ret := '0'; + when '1' | '-' => ret := '1'; + when others => ret := 'X'; + end case; + return ret; + end function to_bit; + +begin + + + process (clk) is + begin + if rising_edge(clk) then + if (index < seq'high) then + index <= index + 1; + end if; + end if; + end process; + + ch <= seq(index); + + data <= to_bit(ch); + + +end architecture rtl; + +library ieee; + use ieee.std_logic_1164.all; + + +entity psl_test is + port ( + clk : in std_logic + ); +end entity psl_test; + + +architecture psl of psl_test is + + component sequencer is + generic ( + seq : string + ); + port ( + clk : in std_logic; + data : out std_logic + ); + end component sequencer; + + signal a, b : std_logic; + +begin + + + -- 0123 + SEQ_A : sequencer generic map ("--___") port map (clk, a); + SEQ_B : sequencer generic map ("__---") port map (clk, b); + + + -- All is sensitive to rising edge of clk + default clock is rising_edge(clk); + + -- This assertion holds + SERE_2_a : assert always {a; a} |=> {b}; + + +end architecture psl; diff --git a/testsuite/ghdl-issues/issue1309b/testsuite.sh b/testsuite/ghdl-issues/issue1309b/testsuite.sh new file mode 100755 index 0000000..43912d5 --- /dev/null +++ b/testsuite/ghdl-issues/issue1309b/testsuite.sh @@ -0,0 +1,9 @@ +#!/bin/sh + +topdir=../.. +. $topdir/testenv.sh + +run_symbiyosys -d work/psl_test psl_test.sby prove + +clean +echo OK |