blob: 78bf29888f8988f05fb01a004f705a6e68e46cd4 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
|
architecture multi2 of leds is
signal clk_4hz: std_logic;
signal clk_5sec : std_logic;
begin
process (clk)
-- 3_000_000 is 0x2dc6c0
variable counter : unsigned (23 downto 0);
begin
if rising_edge(clk) then
if counter = 2_999_999 then
counter := x"000000";
clk_4hz <= '1';
else
counter := counter + 1;
clk_4hz <= '0';
end if;
end if;
end process;
process (clk)
variable counter5 : unsigned (4 downto 0);
begin
if rising_edge (clk) then
clk_5sec <= '0';
if clk_4hz = '1' then
if counter5 = 19 then
clk_5sec <= '1';
counter5 := "00000";
else
counter5 := counter5 + 1;
end if;
end if;
end if;
end process;
led1 <= clk_5sec;
led2 <= '0';
led3 <= '0';
led4 <= '0';
led5 <= '0';
end multi2;
|