aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/synth/psl01/restrict2.vhdl
diff options
context:
space:
mode:
authorTristan Gingold <tgingold@free.fr>2019-08-14 08:29:43 +0200
committerTristan Gingold <tgingold@free.fr>2019-08-14 08:29:43 +0200
commit9574e37fd4190e9fdfc81821d6fd808bf9ff405f (patch)
treef127960902005f46effd86421802739dc72daecb /testsuite/synth/psl01/restrict2.vhdl
parent58b2c934de954596e6e24591e0fc219be21bf850 (diff)
downloadghdl-9574e37fd4190e9fdfc81821d6fd808bf9ff405f.tar.gz
ghdl-9574e37fd4190e9fdfc81821d6fd808bf9ff405f.tar.bz2
ghdl-9574e37fd4190e9fdfc81821d6fd808bf9ff405f.zip
synth: add test for previous commit.
Diffstat (limited to 'testsuite/synth/psl01/restrict2.vhdl')
-rw-r--r--testsuite/synth/psl01/restrict2.vhdl27
1 files changed, 27 insertions, 0 deletions
diff --git a/testsuite/synth/psl01/restrict2.vhdl b/testsuite/synth/psl01/restrict2.vhdl
new file mode 100644
index 000000000..46e68fd4d
--- /dev/null
+++ b/testsuite/synth/psl01/restrict2.vhdl
@@ -0,0 +1,27 @@
+library ieee;
+use ieee.std_logic_1164.all;
+use ieee.numeric_std.all;
+
+entity restrict2 is
+ port (clk, rst: std_logic;
+ cnt : out unsigned(3 downto 0));
+end restrict2;
+
+architecture behav of restrict2 is
+ signal val : unsigned (3 downto 0);
+ default clock is rising_edge(clk);
+begin
+ process(clk)
+ begin
+ if rising_edge(clk) then
+ if rst = '1' then
+ val <= (others => '0');
+ else
+ val <= val + 1;
+ end if;
+ end if;
+ end process;
+ cnt <= val;
+
+ restrict {rst; (not rst)[*]};
+end behav;