1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
|
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
entity tb_cmple is
end;
architecture behav of tb_cmple is
signal li : integer := 0;
signal ri : integer := 0;
signal l4 : std_logic_vector (3 downto 0) := "0000";
signal r3 : std_logic_vector (2 downto 0) := "000";
signal le_u4u3 : boolean;
signal le_s4s3 : boolean;
signal le_u4s3 : boolean;
signal le_s4u3 : boolean;
signal le_u4i : boolean;
signal le_iu3 : boolean;
signal le_s4i : boolean;
signal le_is3 : boolean;
begin
dut: entity work.cmple
port map (
l4 => l4,
r3 => r3,
li => li,
ri => ri,
le_u4u3 => le_u4u3,
le_s4s3 => le_s4s3,
le_u4s3 => le_u4s3,
le_s4u3 => le_s4u3,
le_u4i => le_u4i,
le_iu3 => le_iu3,
le_s4i => le_s4i,
le_is3 => le_is3);
process
begin
for i in -8 to 7 loop
li <= i;
l4 <= conv_std_logic_vector (i, 4);
for j in -4 to 3 loop
r3 <= conv_std_logic_vector (j, 3);
ri <= j;
wait for 1 ns;
report "u4u3: " & integer'image(i) & " <= " & integer'image(j) & " = "
& boolean'image(le_u4u3);
report "s4s3: " & integer'image(i) & " <= " & integer'image(j) & " = "
& boolean'image(le_s4s3);
report "u4s3: " & integer'image(i) & " <= " & integer'image(j) & " = "
& boolean'image(le_u4s3);
report "s4u3: " & integer'image(i) & " <= " & integer'image(j) & " = "
& boolean'image(le_s4u3);
report "u4i: " & integer'image(i) & " <= " & integer'image(j) & " = "
& boolean'image(le_u4i);
report "iu3: " & integer'image(i) & " <= " & integer'image(j) & " = "
& boolean'image(le_iu3);
report "s4i: " & integer'image(i) & " <= " & integer'image(j) & " = "
& boolean'image(le_s4i);
report "is3: " & integer'image(i) & " <= " & integer'image(j) & " = "
& boolean'image(le_is3);
end loop;
end loop;
wait;
end process;
end behav;
|