aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/vests/vhdl-93/clifton-labs/compliant/functional/components/unconstrained-array-example.vhdl
blob: 1a021e3fd145db730ecfa20aecafcec436a631e8 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
entity forty_two is
  port (
    bv_out : out bit_vector );
end forty_two;

architecture only of forty_two is
begin  -- only
  process
  begin  -- process
    bv_out <= "0110";
    wait;
  end process;
end only;

entity test_bench is
end test_bench;

architecture only of test_bench is

  component forty_two_component
    port (
      c_bv_out : out bit_vector );
  end component;

  for ft0 : forty_two_component
    use entity work.forty_two(only)
      port map (
        bv_out => c_bv_out );
  
  signal bv_signal : bit_vector( 3 downto 0 );

begin  -- only

  ft0 : component forty_two_component
    port map (
      c_bv_out => bv_signal );


  test: process
  begin  -- process test
    wait for 1 ms;
    assert bv_signal = "0110" report "TEST FAILED" severity ERROR;
    assert not(bv_signal = "0110") report "TEST PASSED" severity NOTE;
    wait;
  end process test;
  
end only;