aboutsummaryrefslogtreecommitdiffstats
path: root/passes/cmds/design.cc
diff options
context:
space:
mode:
authorClaire Wolf <clifford@clifford.at>2020-03-27 17:28:26 +0100
committerGitHub <noreply@github.com>2020-03-27 17:28:26 +0100
commit1bf2bdf05bd78a08f932780d99144b2d56e2943f (patch)
treeb5b237cb924797f58071453165bfeec4f4688656 /passes/cmds/design.cc
parent4c38895fab3ca2426ffc23e40601f3042a953e47 (diff)
parentc34d7b13f474aec5703884029b553175aeeb2835 (diff)
downloadyosys-1bf2bdf05bd78a08f932780d99144b2d56e2943f.tar.gz
yosys-1bf2bdf05bd78a08f932780d99144b2d56e2943f.tar.bz2
yosys-1bf2bdf05bd78a08f932780d99144b2d56e2943f.zip
Merge pull request #1607 from whitequark/simplify-simplify-meminit
ast: avoid intermediate wires/assigns when lowering to AST_MEMINIT
Diffstat (limited to 'passes/cmds/design.cc')
0 files changed, 0 insertions, 0 deletions