aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs/achronix/synth_speedster.cc
diff options
context:
space:
mode:
authorClifford Wolf <clifford@clifford.at>2017-11-18 09:56:36 +0100
committerGitHub <noreply@github.com>2017-11-18 09:56:36 +0100
commitc01df04e32f7913622f40ced56fcb523ac96d35f (patch)
tree87bb6d6a666a4246aa90bae9838b82ba62c41574 /techlibs/achronix/synth_speedster.cc
parent234726c65537cf665681bf9af5bda6d57a90df23 (diff)
parentacee813a5c0d5517ea4123945e4971ddd2e5f3a4 (diff)
downloadyosys-c01df04e32f7913622f40ced56fcb523ac96d35f.tar.gz
yosys-c01df04e32f7913622f40ced56fcb523ac96d35f.tar.bz2
yosys-c01df04e32f7913622f40ced56fcb523ac96d35f.zip
Merge pull request #453 from dh73/master
Updating Intel FPGA subsystem with Cyclone 10, minor changes in examples/intel directory and Speedster cells
Diffstat (limited to 'techlibs/achronix/synth_speedster.cc')
-rwxr-xr-xtechlibs/achronix/synth_speedster.cc4
1 files changed, 2 insertions, 2 deletions
diff --git a/techlibs/achronix/synth_speedster.cc b/techlibs/achronix/synth_speedster.cc
index 8158c56fd..3808af6f1 100755
--- a/techlibs/achronix/synth_speedster.cc
+++ b/techlibs/achronix/synth_speedster.cc
@@ -122,7 +122,7 @@ struct SynthIntelPass : public ScriptPass {
{
if (check_label("begin"))
{
- run("read_verilog -sv -lib +/achronix/speedster22i/cells_comb_speedster.v");
+ run("read_verilog -sv -lib +/achronix/speedster22i/cells_sim.v");
run(stringf("hierarchy -check %s", help_mode ? "-top <top>" : top_opt.c_str()));
}
@@ -164,7 +164,7 @@ struct SynthIntelPass : public ScriptPass {
if (check_label("map_cells"))
{
run("iopadmap -bits -outpad $__outpad I:O -inpad $__inpad O:I");
- run("techmap -map +/achronix/speedster22i/cells_map_speedster.v");
+ run("techmap -map +/achronix/speedster22i/cells_map.v");
run("dffinit -ff dffeas Q INIT");
run("clean -purge");
}