aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs/xilinx/xc7_cells_xtra.v
diff options
context:
space:
mode:
authorMiodrag Milanović <mmicko@gmail.com>2019-10-10 14:09:32 +0200
committerGitHub <noreply@github.com>2019-10-10 14:09:32 +0200
commit3c6a566d865e3d70f8793225a6d211ce3d6246a1 (patch)
treedca06d67e7dee8fcb894d3b6b6a53e924e94966f /techlibs/xilinx/xc7_cells_xtra.v
parent3fb604c75d3e8ee45d35fac8b787cb95a8adcf84 (diff)
parent526fe4cb89c912dee152e28a05f4ba3b5de6c3a3 (diff)
downloadyosys-3c6a566d865e3d70f8793225a6d211ce3d6246a1.tar.gz
yosys-3c6a566d865e3d70f8793225a6d211ce3d6246a1.tar.bz2
yosys-3c6a566d865e3d70f8793225a6d211ce3d6246a1.zip
Merge pull request #1445 from YosysHQ/mwk/xilinx_ibufg
xilinx: Add simulation model for IBUFG.
Diffstat (limited to 'techlibs/xilinx/xc7_cells_xtra.v')
-rw-r--r--techlibs/xilinx/xc7_cells_xtra.v10
1 files changed, 0 insertions, 10 deletions
diff --git a/techlibs/xilinx/xc7_cells_xtra.v b/techlibs/xilinx/xc7_cells_xtra.v
index f36e4baa2..10eea4a5f 100644
--- a/techlibs/xilinx/xc7_cells_xtra.v
+++ b/techlibs/xilinx/xc7_cells_xtra.v
@@ -3932,16 +3932,6 @@ module IBUFDS_INTERMDISABLE (...);
input INTERMDISABLE;
endmodule
-module IBUFG (...);
- parameter CAPACITANCE = "DONT_CARE";
- parameter IBUF_DELAY_VALUE = "0";
- parameter IBUF_LOW_PWR = "TRUE";
- parameter IOSTANDARD = "DEFAULT";
- output O;
- (* iopad_external_pin *)
- input I;
-endmodule
-
module IBUFGDS (...);
parameter CAPACITANCE = "DONT_CARE";
parameter DIFF_TERM = "FALSE";