diff options
author | Eddie Hung <eddie@fpgeh.com> | 2019-12-13 12:01:03 -0800 |
---|---|---|
committer | GitHub <noreply@github.com> | 2019-12-13 12:01:03 -0800 |
commit | 52875b0d61b2b1cc83a9e9d51964a92027c3758c (patch) | |
tree | bbcfea00583b78107498a01fe2a7cdbb48e41e2d /tests/arch/common | |
parent | 9ab1feeaf11adb6b675ac4034e246cb137d07db9 (diff) | |
parent | 1c9634558747bf5b92a309b6af013a54034c35d3 (diff) | |
download | yosys-52875b0d61b2b1cc83a9e9d51964a92027c3758c.tar.gz yosys-52875b0d61b2b1cc83a9e9d51964a92027c3758c.tar.bz2 yosys-52875b0d61b2b1cc83a9e9d51964a92027c3758c.zip |
Merge pull request #1533 from dh73/bram_xilinx
Adjust Xilinx xc7/xcu BRAM min bits threshold for RAMB18E1
Diffstat (limited to 'tests/arch/common')
-rw-r--r-- | tests/arch/common/blockram_params.v | 45 |
1 files changed, 45 insertions, 0 deletions
diff --git a/tests/arch/common/blockram_params.v b/tests/arch/common/blockram_params.v new file mode 100644 index 000000000..dbc6ca65c --- /dev/null +++ b/tests/arch/common/blockram_params.v @@ -0,0 +1,45 @@ +`default_nettype none +module sync_ram_sp #(parameter DATA_WIDTH=8, ADDRESS_WIDTH=10) + (input wire write_enable, clk, + input wire [DATA_WIDTH-1:0] data_in, + input wire [ADDRESS_WIDTH-1:0] address_in, + output wire [DATA_WIDTH-1:0] data_out); + + localparam WORD = (DATA_WIDTH-1); + localparam DEPTH = (2**ADDRESS_WIDTH-1); + + reg [WORD:0] data_out_r; + reg [WORD:0] memory [0:DEPTH]; + + always @(posedge clk) begin + if (write_enable) + memory[address_in] <= data_in; + data_out_r <= memory[address_in]; + end + + assign data_out = data_out_r; +endmodule // sync_ram_sp + + +`default_nettype none +module sync_ram_sdp #(parameter DATA_WIDTH=8, ADDRESS_WIDTH=10) + (input wire clk, write_enable, + input wire [DATA_WIDTH-1:0] data_in, + input wire [ADDRESS_WIDTH-1:0] address_in_r, address_in_w, + output wire [DATA_WIDTH-1:0] data_out); + + localparam WORD = (DATA_WIDTH-1); + localparam DEPTH = (2**ADDRESS_WIDTH-1); + + reg [WORD:0] data_out_r; + reg [WORD:0] memory [0:DEPTH]; + + always @(posedge clk) begin + if (write_enable) + memory[address_in_w] <= data_in; + data_out_r <= memory[address_in_r]; + end + + assign data_out = data_out_r; +endmodule // sync_ram_sdp + |