diff options
author | William D. Jones <thor0505@comcast.net> | 2020-11-26 21:58:20 -0500 |
---|---|---|
committer | Marcelina KoĆcielnicka <mwk@0x04.net> | 2021-02-23 17:39:58 +0100 |
commit | 453904dd0020ed8aacf8319cb90d1f0e05c9daa9 (patch) | |
tree | dfe6120369d11657646ab0c29b7647ebaf1609b9 /tests/arch/machxo2/add_sub.ys | |
parent | 597a54dbd04542dc82b0183c31da55aa73ad41a6 (diff) | |
download | yosys-453904dd0020ed8aacf8319cb90d1f0e05c9daa9.tar.gz yosys-453904dd0020ed8aacf8319cb90d1f0e05c9daa9.tar.bz2 yosys-453904dd0020ed8aacf8319cb90d1f0e05c9daa9.zip |
machxo2: Add add_sub test. Fix tests to include FACADE_IO primitives.
Diffstat (limited to 'tests/arch/machxo2/add_sub.ys')
-rw-r--r-- | tests/arch/machxo2/add_sub.ys | 8 |
1 files changed, 8 insertions, 0 deletions
diff --git a/tests/arch/machxo2/add_sub.ys b/tests/arch/machxo2/add_sub.ys new file mode 100644 index 000000000..d9497b818 --- /dev/null +++ b/tests/arch/machxo2/add_sub.ys @@ -0,0 +1,8 @@ +read_verilog ../common/add_sub.v +hierarchy -top top +proc +equiv_opt -assert -map +/machxo2/cells_sim.v synth_machxo2 # equivalency check +design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design) +cd top # Constrain all select calls below inside the top module +select -assert-count 10 t:LUT4 +select -assert-none t:LUT4 t:FACADE_IO %% t:* %D |