aboutsummaryrefslogtreecommitdiffstats
path: root/tests/various/specify.ys
diff options
context:
space:
mode:
authorEddie Hung <eddie@fpgeh.com>2020-02-13 13:27:15 -0800
committerEddie Hung <eddie@fpgeh.com>2020-02-13 13:27:15 -0800
commit6b58c1820c7bbacb4730af40e10592823b0eb15c (patch)
treef878ff9902af732ca253999dcd596f6f987cc336 /tests/various/specify.ys
parent2e51dc1856aae456e15cafd484997bfbd102175e (diff)
downloadyosys-6b58c1820c7bbacb4730af40e10592823b0eb15c.tar.gz
yosys-6b58c1820c7bbacb4730af40e10592823b0eb15c.tar.bz2
yosys-6b58c1820c7bbacb4730af40e10592823b0eb15c.zip
verilog: improve specify support when not in -specify mode
Diffstat (limited to 'tests/various/specify.ys')
-rw-r--r--tests/various/specify.ys2
1 files changed, 1 insertions, 1 deletions
diff --git a/tests/various/specify.ys b/tests/various/specify.ys
index 00597e1e2..a2b6038e4 100644
--- a/tests/various/specify.ys
+++ b/tests/various/specify.ys
@@ -55,4 +55,4 @@ equiv_induct -seq 5
equiv_status -assert
design -reset
-read_verilog -DSKIP_UNSUPPORTED_IGN_PARSER_CONSTRUCTS specify.v
+read_verilog specify.v