diff options
author | Eddie Hung <eddie@fpgeh.com> | 2020-01-17 19:25:59 -0800 |
---|---|---|
committer | GitHub <noreply@github.com> | 2020-01-17 19:25:59 -0800 |
commit | 67c6bf0b6b8a5a2d03a7e64b3baa5c1d3021e6d1 (patch) | |
tree | 10fadff3585ad4c56a2a0fcefcf44f9e6e36eefe /tests/various | |
parent | 2bda51ac34d6f542d1d6477eecede1d6527c10b3 (diff) | |
parent | 6a163b5ddd378ba847054ad9226af8ca569c977a (diff) | |
download | yosys-67c6bf0b6b8a5a2d03a7e64b3baa5c1d3021e6d1.tar.gz yosys-67c6bf0b6b8a5a2d03a7e64b3baa5c1d3021e6d1.tar.bz2 yosys-67c6bf0b6b8a5a2d03a7e64b3baa5c1d3021e6d1.zip |
Merge pull request #1645 from YosysHQ/eddie/fix1644
{ice40,xilinx}_dsp: improve robustess
Diffstat (limited to 'tests/various')
-rw-r--r-- | tests/various/bug1462.ys | 11 |
1 files changed, 0 insertions, 11 deletions
diff --git a/tests/various/bug1462.ys b/tests/various/bug1462.ys deleted file mode 100644 index 15cab5121..000000000 --- a/tests/various/bug1462.ys +++ /dev/null @@ -1,11 +0,0 @@ -read_verilog << EOF -module top(...); -input wire [31:0] A; -output wire [31:0] P; - -assign P = A * 32'h12300000; - -endmodule -EOF - -synth_xilinx |