aboutsummaryrefslogtreecommitdiffstats
path: root/backends/verilog/verilog_backend.cc
Commit message (Collapse)AuthorAgeFilesLines
...
* More explicit integer output in verilog backendClifford Wolf2013-08-221-2/+2
|
* Implemented proper handling of stub placeholder modulesClifford Wolf2013-03-281-6/+18
|
* Avoid verilog-2k in verilog backendClifford Wolf2013-03-211-0/+17
|
* More support code for $sr cellsClifford Wolf2013-03-141-1/+29
|
* Fixed a gcc compiler warning [-Wparentheses]Clifford Wolf2013-03-031-1/+2
|
* Added more help messagesClifford Wolf2013-03-011-1/+25
|
* initial importClifford Wolf2013-01-051-0/+905
olor: #dd2200; background-color: #fff0f0 } /* Literal.String.Char */ .highlight .dl { color: #dd2200; background-color: #fff0f0 } /* Literal.String.Delimiter */ .highlight .sd { color: #dd2200; background-color: #fff0f0 } /* Literal.String.Doc */ .highlight .s2 { color: #dd2200; background-color: #fff0f0 } /* Literal.String.Double */ .highlight .se { color: #0044dd; background-color: #fff0f0 } /* Literal.String.Escape */ .highlight .sh { color: #dd2200; background-color: #fff0f0 } /* Literal.String.Heredoc */ .highlight .si { color: #3333bb; background-color: #fff0f0 } /* Literal.String.Interpol */ .highlight .sx { color: #22bb22; background-color: #f0fff0 } /* Literal.String.Other */ .highlight .sr { color: #008800; background-color: #fff0ff } /* Literal.String.Regex */ .highlight .s1 { color: #dd2200; background-color: #fff0f0 } /* Literal.String.Single */ .highlight .ss { color: #aa6600; background-color: #fff0f0 } /* Literal.String.Symbol */ .highlight .bp { color: #003388 } /* Name.Builtin.Pseudo */ .highlight .fm { color: #0066bb; font-weight: bold } /* Name.Function.Magic */ .highlight .vc { color: #336699 } /* Name.Variable.Class */ .highlight .vg { color: #dd7700 } /* Name.Variable.Global */ .highlight .vi { color: #3333bb } /* Name.Variable.Instance */ .highlight .vm { color: #336699 } /* Name.Variable.Magic */ .highlight .il { color: #0000DD; font-weight: bold } /* Literal.Number.Integer.Long */
library ieee;
use ieee.std_logic_1164.all;

library ieee;
use ieee.numeric_std.all;

entity muxb_784 is
	port (
		in_sel : in  std_logic;
		out_data : out std_logic_vector(31 downto 0);
		in_data0 : in  std_logic_vector(31 downto 0);
		in_data1 : in  std_logic_vector(31 downto 0)
	);
end muxb_784;

architecture augh of muxb_784 is
begin

	out_data <= in_data0 when in_sel = '0' else in_data1;

end architecture;