1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
|
/*
<:copyright-broadcom
Copyright (c) 2007 Broadcom Corporation
All Rights Reserved
No portions of this material may be reproduced in any form without the
written permission of:
Broadcom Corporation
16215 Alton Parkway
Irvine, California 92619
All information contained in this document is Broadcom Corporation
company private, proprietary, and trade secret.
:>
*/
/***********************************************************************/
/* */
/* MODULE: 6328_map.h */
/* DATE: 05/30/08 */
/* PURPOSE: Define addresses of major hardware components of */
/* BCM6328 */
/* */
/***********************************************************************/
#ifndef __BCM6328_MAP_H
#define __BCM6328_MAP_H
#ifdef __cplusplus
extern "C" {
#endif
#include "bcmtypes.h"
#include "6328_common.h"
#include "6328_intr.h"
/* macro to convert logical data addresses to physical */
/* DMA hardware must see physical address */
#define LtoP( x ) ( (uint32)x & 0x1fffffff )
#define PtoL( x ) ( LtoP(x) | 0xa0000000 )
typedef struct DDRPhyControl {
uint32 REVISION; /* 0x00 */
uint32 CLK_PM_CTRL; /* 0x04 */
uint32 unused0[2]; /* 0x08-0x10 */
uint32 PLL_STATUS; /* 0x10 */
uint32 PLL_CONFIG; /* 0x14 */
uint32 PLL_PRE_DIVIDER; /* 0x18 */
uint32 PLL_DIVIDER; /* 0x1c */
uint32 PLL_CONTROL1; /* 0x20 */
uint32 PLL_CONTROL2; /* 0x24 */
uint32 PLL_SS_EN; /* 0x28 */
uint32 PLL_SS_CFG; /* 0x2c */
uint32 STATIC_VDL_OVERRIDE; /* 0x30 */
uint32 DYNAMIC_VDL_OVERRIDE; /* 0x34 */
uint32 IDLE_PAD_CONTROL; /* 0x38 */
uint32 ZQ_PVT_COMP_CTL; /* 0x3c */
uint32 DRIVE_PAD_CTL; /* 0x40 */
uint32 CLOCK_REG_CONTROL; /* 0x44 */
uint32 unused1[46];
} DDRPhyControl;
typedef struct DDRPhyByteLaneControl {
uint32 REVISION; /* 0x00 */
uint32 VDL_CALIBRATE; /* 0x04 */
uint32 VDL_STATUS; /* 0x08 */
uint32 unused; /* 0x0c */
uint32 VDL_OVERRIDE_0; /* 0x10 */
uint32 VDL_OVERRIDE_1; /* 0x14 */
uint32 VDL_OVERRIDE_2; /* 0x18 */
uint32 VDL_OVERRIDE_3; /* 0x1c */
uint32 VDL_OVERRIDE_4; /* 0x20 */
uint32 VDL_OVERRIDE_5; /* 0x24 */
uint32 VDL_OVERRIDE_6; /* 0x28 */
uint32 VDL_OVERRIDE_7; /* 0x2c */
uint32 READ_CONTROL; /* 0x30 */
uint32 READ_FIFO_STATUS; /* 0x34 */
uint32 READ_FIFO_CLEAR; /* 0x38 */
uint32 IDLE_PAD_CONTROL; /* 0x3c */
uint32 DRIVE_PAD_CTL; /* 0x40 */
uint32 CLOCK_PAD_DISABLE; /* 0x44 */
uint32 WR_PREAMBLE_MODE; /* 0x48 */
uint32 CLOCK_REG_CONTROL; /* 0x4C */
uint32 unused0[44];
} DDRPhyByteLaneControl;
typedef struct DDRControl {
uint32 CNFG; /* 0x000 */
uint32 CSST; /* 0x004 */
uint32 CSEND; /* 0x008 */
uint32 unused; /* 0x00c */
uint32 ROW00_0; /* 0x010 */
uint32 ROW00_1; /* 0x014 */
uint32 ROW01_0; /* 0x018 */
uint32 ROW01_1; /* 0x01c */
uint32 unused0[4];
uint32 ROW20_0; /* 0x030 */
uint32 ROW20_1; /* 0x034 */
uint32 ROW21_0; /* 0x038 */
uint32 ROW21_1; /* 0x03c */
uint32 unused1[4];
uint32 COL00_0; /* 0x050 */
uint32 COL00_1; /* 0x054 */
uint32 COL01_0; /* 0x058 */
uint32 COL01_1; /* 0x05c */
uint32 unused2[4];
uint32 COL20_0; /* 0x070 */
uint32 COL20_1; /* 0x074 */
uint32 COL21_0; /* 0x078 */
uint32 COL21_1; /* 0x07c */
uint32 unused3[4];
uint32 BNK10; /* 0x090 */
uint32 BNK32; /* 0x094 */
uint32 unused4[26];
uint32 DCMD; /* 0x100 */
#define DCMD_CS1 (1 << 5)
#define DCMD_CS0 (1 << 4)
#define DCMD_SET_SREF 4
uint32 DMODE_0; /* 0x104 */
uint32 DMODE_1; /* 0x108 */
#define DMODE_1_DRAMSLEEP (1 << 11)
uint32 CLKS; /* 0x10c */
uint32 ODT; /* 0x110 */
uint32 TIM1_0; /* 0x114 */
uint32 TIM1_1; /* 0x118 */
uint32 TIM2; /* 0x11c */
uint32 CTL_CRC; /* 0x120 */
uint32 DOUT_CRC; /* 0x124 */
uint32 DIN_CRC; /* 0x128 */
uint32 unused5[53];
DDRPhyControl PhyControl; /* 0x200 */
DDRPhyByteLaneControl PhyByteLane0Control; /* 0x300 */
DDRPhyByteLaneControl PhyByteLane1Control; /* 0x400 */
DDRPhyByteLaneControl PhyByteLane2Control; /* 0x500 */
DDRPhyByteLaneControl PhyByteLane3Control; /* 0x600 */
uint32 unused6[64];
uint32 GCFG; /* 0x800 */
uint32 LBIST_CFG; /* 0x804 */
uint32 LBIST_SEED; /* 0x808 */
uint32 ARB; /* 0x80c */
uint32 PI_GCF; /* 0x810 */
uint32 PI_UBUS_CTL; /* 0x814 */
uint32 PI_MIPS_CTL; /* 0x818 */
uint32 PI_DSL_MIPS_CTL; /* 0x81c */
uint32 PI_DSL_PHY_CTL; /* 0x820 */
uint32 PI_UBUS_ST; /* 0x824 */
uint32 PI_MIPS_ST; /* 0x828 */
uint32 PI_DSL_MIPS_ST; /* 0x82c */
uint32 PI_DSL_PHY_ST; /* 0x830 */
uint32 PI_UBUS_SMPL; /* 0x834 */
uint32 TESTMODE; /* 0x838 */
uint32 TEST_CFG1; /* 0x83c */
uint32 TEST_PAT; /* 0x840 */
uint32 TEST_COUNT; /* 0x844 */
uint32 TEST_CURR_COUNT; /* 0x848 */
uint32 TEST_ADDR_UPDT; /* 0x84c */
uint32 TEST_ADDR; /* 0x850 */
uint32 TEST_DATA0; /* 0x854 */
uint32 TEST_DATA1; /* 0x858 */
uint32 TEST_DATA2; /* 0x85c */
uint32 TEST_DATA3; /* 0x860 */
} DDRControl;
#define DDR ((volatile DDRControl * const) DDR_BASE)
/*
** Peripheral Controller
*/
#define IRQ_BITS 64
typedef struct {
uint64 IrqMask;
uint64 IrqStatus;
} IrqControl_t;
typedef struct PerfControl {
uint32 RevID; /* (00) word 0 */
uint32 blkEnables; /* (04) word 1 */
#define ROBOSW_CLK_EN (1 << 11)
#define PCIE_CLK_EN (1 << 10)
#define HS_SPI_CLK_EN (1 << 9)
#define USBH_CLK_EN (1 << 8)
#define USBD_CLK_EN (1 << 7)
#define PCM_CLK_EN (1 << 6)
#define SAR_CLK_EN (1 << 5)
#define MIPS_CLK_EN (1 << 4)
#define ADSL_CLK_EN (1 << 3)
#define ADSL_AFE_EN (1 << 2)
#define ADSL_QPROC_EN (1 << 1)
#define PHYMIPS_CLK_EN (1 << 0)
uint32 unused0; /* (08) word 2 */
uint32 deviceTimeoutEn; /* (0c) word 3 */
uint32 softResetB; /* (10) word 4 */
#define SOFT_RST_PCIE_HARD (1 << 10)
#define SOFT_RST_PCIE_EXT (1 << 9)
#define SOFT_RST_PCIE (1 << 8)
#define SOFT_RST_PCIE_CORE (1 << 7)
#define SOFT_RST_PCM (1 << 6)
#define SOFT_RST_USBH (1 << 5)
#define SOFT_RST_USBD (1 << 4)
#define SOFT_RST_SWITCH (1 << 3)
#define SOFT_RST_SAR (1 << 2)
#define SOFT_RST_EPHY (1 << 1)
#define SOFT_RST_SPI (1 << 0)
uint32 diagControl; /* (14) word 5 */
uint32 ExtIrqCfg; /* (18) word 6*/
uint32 unused1; /* (1c) word 7 */
#define EI_SENSE_SHFT 0
#define EI_STATUS_SHFT 4
#define EI_CLEAR_SHFT 8
#define EI_MASK_SHFT 12
#define EI_INSENS_SHFT 16
#define EI_LEVEL_SHFT 20
IrqControl_t IrqControl[2];
} PerfControl;
#define PERF ((volatile PerfControl * const) PERF_BASE)
/*
** Timer
*/
typedef struct Timer {
uint16 unused0;
byte TimerMask;
#define TIMER0EN 0x01
#define TIMER1EN 0x02
#define TIMER2EN 0x04
byte TimerInts;
#define TIMER0 0x01
#define TIMER1 0x02
#define TIMER2 0x04
#define WATCHDOG 0x08
uint32 TimerCtl0;
uint32 TimerCtl1;
uint32 TimerCtl2;
#define TIMERENABLE 0x80000000
#define RSTCNTCLR 0x40000000
uint32 TimerCnt0;
uint32 TimerCnt1;
uint32 TimerCnt2;
uint32 WatchDogDefCount;
/* Write 0xff00 0x00ff to Start timer
* Write 0xee00 0x00ee to Stop and re-load default count
* Read from this register returns current watch dog count
*/
uint32 WatchDogCtl;
/* Number of 50-MHz ticks for WD Reset pulse to last */
uint32 WDResetCount;
uint32 SoftRst;
#define SOFT_RESET 0x00000001 // 0
} Timer;
#define TIMER ((volatile Timer * const) TIMR_BASE)
/*
** UART
*/
typedef struct UartChannel {
byte unused0;
byte control;
#define BRGEN 0x80 /* Control register bit defs */
#define TXEN 0x40
#define RXEN 0x20
#define LOOPBK 0x10
#define TXPARITYEN 0x08
#define TXPARITYEVEN 0x04
#define RXPARITYEN 0x02
#define RXPARITYEVEN 0x01
byte config;
#define XMITBREAK 0x40
#define BITS5SYM 0x00
#define BITS6SYM 0x10
#define BITS7SYM 0x20
#define BITS8SYM 0x30
#define ONESTOP 0x07
#define TWOSTOP 0x0f
/* 4-LSBS represent STOP bits/char
* in 1/8 bit-time intervals. Zero
* represents 1/8 stop bit interval.
* Fifteen represents 2 stop bits.
*/
byte fifoctl;
#define RSTTXFIFOS 0x80
#define RSTRXFIFOS 0x40
/* 5-bit TimeoutCnt is in low bits of this register.
* This count represents the number of characters
* idle times before setting receive Irq when below threshold
*/
uint32 baudword;
/* When divide SysClk/2/(1+baudword) we should get 32*bit-rate
*/
byte txf_levl; /* Read-only fifo depth */
byte rxf_levl; /* Read-only fifo depth */
byte fifocfg; /* Upper 4-bits are TxThresh, Lower are
* RxThreshold. Irq can be asserted
* when rx fifo> thresh, txfifo<thresh
*/
byte prog_out; /* Set value of DTR (Bit0), RTS (Bit1)
* if these bits are also enabled to GPIO_o
*/
#define DTREN 0x01
#define RTSEN 0x02
byte unused1;
byte DeltaIPEdgeNoSense; /* Low 4-bits, set corr bit to 1 to
* detect irq on rising AND falling
* edges for corresponding GPIO_i
* if enabled (edge insensitive)
*/
byte DeltaIPConfig_Mask; /* Upper 4 bits: 1 for posedge sense
* 0 for negedge sense if
* not configured for edge
* insensitive (see above)
* Lower 4 bits: Mask to enable change
* detection IRQ for corresponding
* GPIO_i
*/
byte DeltaIP_SyncIP; /* Upper 4 bits show which bits
* have changed (may set IRQ).
* read automatically clears bit
* Lower 4 bits are actual status
*/
uint16 intMask; /* Same Bit defs for Mask and status */
uint16 intStatus;
#define DELTAIP 0x0001
#define TXUNDERR 0x0002
#define TXOVFERR 0x0004
#define TXFIFOTHOLD 0x0008
#define TXREADLATCH 0x0010
#define TXFIFOEMT 0x0020
#define RXUNDERR 0x0040
#define RXOVFERR 0x0080
#define RXTIMEOUT 0x0100
#define RXFIFOFULL 0x0200
#define RXFIFOTHOLD 0x0400
#define RXFIFONE 0x0800
#define RXFRAMERR 0x1000
#define RXPARERR 0x2000
#define RXBRK 0x4000
uint16 unused2;
uint16 Data; /* Write to TX, Read from RX */
/* bits 11:8 are BRK,PAR,FRM errors */
uint32 unused3;
uint32 unused4;
} Uart;
#define UART ((volatile Uart * const) UART_BASE)
/*
** Gpio Controller
*/
#pragma pack(push, 4)
typedef struct GpioControl {
uint32 GPIODirHi; /* 0 */
uint32 GPIODir; /* 4 */
uint32 GPIOioHi; /* 8 */
uint32 GPIOio; /* C */
uint32 unused0; /* 10 */
uint32 SpiSlaveCfg; /* 14 */
uint32 GPIOMode; /* 18 */
uint64 PinMuxSel; /* 1C */
#define SERIAL_LED_DATA 6
#define SERIAL_LED_CLK 7
#define INET_ACT_LED 11
#define EPHY0_SPD_LED 17
#define EPHY1_SPD_LED 18
#define EPHY2_SPD_LED 19
#define EPHY3_SPD_LED 20
#define EPHY0_ACT_LED 25
#define EPHY1_ACT_LED 26
#define EPHY2_ACT_LED 27
#define EPHY3_ACT_LED 28
#define PINMUX_SERIAL_LED_DATA ((uint64)2 << (SERIAL_LED_DATA << 1))
#define PINMUX_SERIAL_LED_CLK ((uint64)2 << (SERIAL_LED_CLK << 1))
#define PINMUX_INET_ACT_LED ((uint64)1 << (INET_ACT_LED << 1))
#define PINMUX_EPHY0_ACT_LED ((uint64)1 << (EPHY0_ACT_LED << 1))
#define PINMUX_EPHY1_ACT_LED ((uint64)1 << (EPHY1_ACT_LED << 1))
#define PINMUX_EPHY2_ACT_LED ((uint64)1 << (EPHY2_ACT_LED << 1))
#define PINMUX_EPHY3_ACT_LED ((uint64)1 << (EPHY3_ACT_LED << 1))
uint32 PinMuxSelOther; /* 24 */
#define SEL_USB 12
#define PINMUX_SEL_USB_MASK (3 << SEL_USB)
#define PINMUX_SEL_USB_HOST (1 << SEL_USB)
#define PINMUX_SEL_USB_DEV (2 << SEL_USB)
uint32 TestControl; /* 28 */
uint32 unused2; /* 2C */
uint32 RoboSWLEDControl; /* 30 */
uint32 RoboSWLEDLSR; /* 34 */
uint32 unused3; /* 38 */
uint32 RoboswEphyCtrl; /* 3C */
#define EPHY_AUTO_PWR_DOWN_EN (1<<29)
#define EPHY_IDDQ_FROM_PHY (1<<28)
#define EPHY_PLL_LOCK (1<<27)
#define EPHY_ATEST_25MHZ_EN (1<<26)
#define EPHY_PWR_DOWN_DLL (1<<25)
#define EPHY_PWR_DOWN_BIAS (1<<24)
#define EPHY_PWR_DOWN_TX_4 (1<<23)
#define EPHY_PWR_DOWN_TX_3 (1<<22)
#define EPHY_PWR_DOWN_TX_2 (1<<21)
#define EPHY_PWR_DOWN_TX_1 (1<<20)
#define EPHY_PWR_DOWN_RX_4 (1<<19)
#define EPHY_PWR_DOWN_RX_3 (1<<18)
#define EPHY_PWR_DOWN_RX_2 (1<<17)
#define EPHY_PWR_DOWN_RX_1 (1<<16)
#define EPHY_PWR_DOWN_SD_4 (1<<15)
#define EPHY_PWR_DOWN_SD_3 (1<<14)
#define EPHY_PWR_DOWN_SD_2 (1<<13)
#define EPHY_PWR_DOWN_SD_1 (1<<12)
#define EPHY_PWR_DOWN_RD_4 (1<<11)
#define EPHY_PWR_DOWN_RD_3 (1<<10)
#define EPHY_PWR_DOWN_RD_2 (1<<9)
#define EPHY_PWR_DOWN_RD_1 (1<<8)
#define EPHY_PWR_DOWN_4 (1<<7)
#define EPHY_PWR_DOWN_3 (1<<6)
#define EPHY_PWR_DOWN_2 (1<<5)
#define EPHY_PWR_DOWN_1 (1<<4)
#define EPHY_RST_4 (1<<3)
#define EPHY_RST_3 (1<<2)
#define EPHY_RST_2 (1<<1)
#define EPHY_RST_1 (1<<0)
uint32 RoboswSwitchCtrl; /* 40 */
#define RSW_SPI_MODE (1<<11)
#define RSW_BC_SUPP_EN (1<<10)
#define RSW_CLK_FREQ_MASK (3<<8)
#define RSW_ENF_DFX_FLOW (1<<7)
#define RSW_ENH_DFX_FLOW (1<<6)
#define RSW_GRX_0_SETUP (1<<5)
#define RSW_GTX_0_SETUP (1<<4)
#define RSW_HW_FWDG_EN (1<<3)
#define RSW_QOS_EN (1<<2)
#define RSW_WD_CLR_EN (1<<1)
#define RSW_MII_DUMB_FWDG_EN (1<<0)
uint32 RegFileTmCtl; /* 44 */
uint32 RingOscCtrl0; /* 48 */
#define RING_OSC_256_CYCLES 8
#define RING_OSC_512_CYCLES 9
#define RING_OSC_1024_CYCLES 10
uint32 RingOscCtrl1; /* 4C */
#define RING_OSC_ENABLE_MASK (0x0f<<24)
#define RING_OSC_ENABLE_SHIFT 24
#define RING_OSC_MAX 4
#define RING_OSC_COUNT_RESET (0x1<<23)
#define RING_OSC_SELECT_MASK (0x7<<20)
#define RING_OSC_SELECT_SHIFT 20
#define RING_OSC_IRQ (0x1<<18)
#define RING_OSC_COUNTER_OVERFLOW (0x1<<17)
#define RING_OSC_COUNTER_BUSY (0x1<<16)
#define RING_OSC_COUNT_MASK 0x0000ffff
uint32 unused4[6]; /* 50 - 64 */
uint32 DieRevID; /* 68 */
uint32 unused5; /* 6c */
uint32 DiagSelControl; /* 70 */
uint32 DiagReadBack; /* 74 */
uint32 DiagReadBackHi; /* 78 */
uint32 DiagMiscControl; /* 7c */
} GpioControl;
#pragma pack(pop)
#define GPIO ((volatile GpioControl * const) GPIO_BASE)
/* Number to mask conversion macro used for GPIODir and GPIOio */
#define GPIO_NUM_MAX 32
#define GPIO_NUM_TO_MASK(X) ( (((X) & BP_GPIO_NUM_MASK) < GPIO_NUM_MAX) ? (1 << ((X) & BP_GPIO_NUM_MASK)) : (0) )
/*
** High-Speed SPI Controller
*/
#define __mask(end, start) (((1 << ((end - start) + 1)) - 1) << start)
typedef struct HsSpiControl {
uint32 hs_spiGlobalCtrl; // 0x0000
#define HS_SPI_MOSI_IDLE (1 << 18)
#define HS_SPI_CLK_POLARITY (1 << 17)
#define HS_SPI_CLK_GATE_SSOFF (1 << 16)
#define HS_SPI_PLL_CLK_CTRL (8)
#define HS_SPI_PLL_CLK_CTRL_MASK __mask(15, HS_SPI_PLL_CLK_CTRL)
#define HS_SPI_SS_POLARITY (0)
#define HS_SPI_SS_POLARITY_MASK __mask(7, HS_SPI_SS_POLARITY)
uint32 hs_spiExtTrigCtrl; // 0x0004
#define HS_SPI_TRIG_RAW_STATE (24)
#define HS_SPI_TRIG_RAW_STATE_MASK __mask(31, HS_SPI_TRIG_RAW_STATE)
#define HS_SPI_TRIG_LATCHED (16)
#define HS_SPI_TRIG_LATCHED_MASK __mask(23, HS_SPI_TRIG_LATCHED)
#define HS_SPI_TRIG_SENSE (8)
#define HS_SPI_TRIG_SENSE_MASK __mask(15, HS_SPI_TRIG_SENSE)
#define HS_SPI_TRIG_TYPE (0)
#define HS_SPI_TRIG_TYPE_MASK __mask(7, HS_SPI_TRIG_TYPE)
#define HS_SPI_TRIG_TYPE_EDGE (0)
#define HS_SPI_TRIG_TYPE_LEVEL (1)
uint32 hs_spiIntStatus; // 0x0008
#define HS_SPI_IRQ_PING1_USER (28)
#define HS_SPI_IRQ_PING1_USER_MASK __mask(31, HS_SPI_IRQ_PING1_USER)
#define HS_SPI_IRQ_PING0_USER (24)
#define HS_SPI_IRQ_PING0_USER_MASK __mask(27, HS_SPI_IRQ_PING0_USER)
#define HS_SPI_IRQ_PING1_CTRL_INV (1 << 12)
#define HS_SPI_IRQ_PING1_POLL_TOUT (1 << 11)
#define HS_SPI_IRQ_PING1_TX_UNDER (1 << 10)
#define HS_SPI_IRQ_PING1_RX_OVER (1 << 9)
#define HS_SPI_IRQ_PING1_CMD_DONE (1 << 8)
#define HS_SPI_IRQ_PING0_CTRL_INV (1 << 4)
#define HS_SPI_IRQ_PING0_POLL_TOUT (1 << 3)
#define HS_SPI_IRQ_PING0_TX_UNDER (1 << 2)
#define HS_SPI_IRQ_PING0_RX_OVER (1 << 1)
#define HS_SPI_IRQ_PING0_CMD_DONE (1 << 0)
uint32 hs_spiIntStatusMasked; // 0x000C
#define HS_SPI_IRQSM__PING1_USER (28)
#define HS_SPI_IRQSM__PING1_USER_MASK __mask(31, HS_SPI_IRQSM__PING1_USER)
#define HS_SPI_IRQSM__PING0_USER (24)
#define HS_SPI_IRQSM__PING0_USER_MASK __mask(27, HS_SPI_IRQSM__PING0_USER)
#define HS_SPI_IRQSM__PING1_CTRL_INV (1 << 12)
#define HS_SPI_IRQSM__PING1_POLL_TOUT (1 << 11)
#define HS_SPI_IRQSM__PING1_TX_UNDER (1 << 10)
#define HS_SPI_IRQSM__PING1_RX_OVER (1 << 9)
#define HS_SPI_IRQSM__PING1_CMD_DONE (1 << 8)
#define HS_SPI_IRQSM__PING0_CTRL_INV (1 << 4)
#define HS_SPI_IRQSM__PING0_POLL_TOUT (1 << 3)
#define HS_SPI_IRQSM__PING0_TX_UNDER (1 << 2)
#define HS_SPI_IRQSM__PING0_RX_OVER (1 << 1)
#define HS_SPI_IRQSM__PING0_CMD_DONE (1 << 0)
uint32 hs_spiIntMask; // 0x0010
#define HS_SPI_IRQM_PING1_USER (28)
#define HS_SPI_IRQM_PING1_USER_MASK __mask(31, HS_SPI_IRQM_PING1_USER)
#define HS_SPI_IRQM_PING0_USER (24)
#define HS_SPI_IRQM_PING0_USER_MASK __mask(27, HS_SPI_IRQM_PING0_USER)
#define HS_SPI_IRQM_PING1_CTRL_INV (1 << 12)
#define HS_SPI_IRQM_PING1_POLL_TOUT (1 << 11)
#define HS_SPI_IRQM_PING1_TX_UNDER (1 << 10)
#define HS_SPI_IRQM_PING1_RX_OVER (1 << 9)
#define HS_SPI_IRQM_PING1_CMD_DONE (1 << 8)
#define HS_SPI_IRQM_PING0_CTRL_INV (1 << 4)
#define HS_SPI_IRQM_PING0_POLL_TOUT (1 << 3)
#define HS_SPI_IRQM_PING0_TX_UNDER (1 << 2)
#define HS_SPI_IRQM_PING0_RX_OVER (1 << 1)
#define HS_SPI_IRQM_PING0_CMD_DONE (1 << 0)
#define HS_SPI_INTR_CLEAR_ALL (0xFF001F1F)
uint32 hs_spiFlashCtrl; // 0x0014
#define HS_SPI_FCTRL_MB_ENABLE (1 << 23)
#define HS_SPI_FCTRL_SS_NUM (20)
#define HS_SPI_FCTRL_SS_NUM_MASK __mask(22, HS_SPI_FCTRL_SS_NUM)
#define HS_SPI_FCTRL_PROFILE_NUM (16)
#define HS_SPI_FCTRL_PROFILE_NUM_MASK __mask(18, HS_SPI_FCTRL_PROFILE_NUM)
#define HS_SPI_FCTRL_DUMMY_BYTES (10)
#define HS_SPI_FCTRL_DUMMY_BYTES_MASK __mask(11, HS_SPI_FCTRL_DUMMY_BYTES)
#define HS_SPI_FCTRL_ADDR_BYTES (8)
#define HS_SPI_FCTRL_ADDR_BYTES_MASK __mask(9, HS_SPI_FCTRL_ADDR_BYTES)
#define HS_SPI_FCTRL_ADDR_BYTES_2 (0)
#define HS_SPI_FCTRL_ADDR_BYTES_3 (1)
#define HS_SPI_FCTRL_ADDR_BYTES_4 (2)
#define HS_SPI_FCTRL_READ_OPCODE (0)
#define HS_SPI_FCTRL_READ_OPCODE_MASK __mask(7, HS_SPI_FCTRL_READ_OPCODE)
uint32 hs_spiFlashAddrBase; // 0x0018
char fill0[0x80 - 0x18];
uint32 hs_spiPP_0_Cmd; // 0x0080
#define HS_SPI_PP_SS_NUM (12)
#define HS_SPI_PP_SS_NUM_MASK __mask(14, HS_SPI_PP_SS_NUM)
#define HS_SPI_PP_PROFILE_NUM (8)
#define HS_SPI_PP_PROFILE_NUM_MASK __mask(10, HS_SPI_PP_PROFILE_NUM)
} HsSpiControl;
typedef struct HsSpiPingPong {
uint32 command;
#define HS_SPI_SS_NUM (12)
#define HS_SPI_PROFILE_NUM (8)
#define HS_SPI_TRIGGER_NUM (4)
#define HS_SPI_COMMAND_VALUE (0)
#define HS_SPI_COMMAND_NOOP (0)
#define HS_SPI_COMMAND_START_NOW (1)
#define HS_SPI_COMMAND_START_TRIGGER (2)
#define HS_SPI_COMMAND_HALT (3)
#define HS_SPI_COMMAND_FLUSH (4)
uint32 status;
#define HS_SPI_ERROR_BYTE_OFFSET (16)
#define HS_SPI_WAIT_FOR_TRIGGER (2)
#define HS_SPI_SOURCE_BUSY (1)
#define HS_SPI_SOURCE_GNT (0)
uint32 fifo_status;
uint32 control;
} HsSpiPingPong;
typedef struct HsSpiProfile {
uint32 clk_ctrl;
#define HS_SPI_ACCUM_RST_ON_LOOP (15)
#define HS_SPI_SPI_CLK_2X_SEL (14)
#define HS_SPI_FREQ_CTRL_WORD (0)
uint32 signal_ctrl;
#define HS_SPI_ASYNC_INPUT_PATH (1 << 16)
#define HS_SPI_LAUNCH_RISING (1 << 13)
#define HS_SPI_LATCH_RISING (1 << 12)
uint32 mode_ctrl;
#define HS_SPI_PREPENDBYTE_CNT (24)
#define HS_SPI_MODE_ONE_WIRE (20)
#define HS_SPI_MULTIDATA_WR_SIZE (18)
#define HS_SPI_MULTIDATA_RD_SIZE (16)
#define HS_SPI_MULTIDATA_WR_STRT (12)
#define HS_SPI_MULTIDATA_RD_STRT (8)
#define HS_SPI_FILLBYTE (0)
uint32 polling_config;
uint32 polling_and_mask;
uint32 polling_compare;
uint32 polling_timeout;
uint32 reserved;
} HsSpiProfile;
#define HS_SPI_OP_CODE 13
#define HS_SPI_OP_SLEEP (0)
#define HS_SPI_OP_READ_WRITE (1)
#define HS_SPI_OP_WRITE (2)
#define HS_SPI_OP_READ (3)
#define HS_SPI_OP_SETIRQ (4)
#define HS_SPI ((volatile HsSpiControl * const) HSSPIM_BASE)
#define HS_SPI_PINGPONG0 ((volatile HsSpiPingPong * const) (HSSPIM_BASE+0x80))
#define HS_SPI_PINGPONG1 ((volatile HsSpiPingPong * const) (HSSPIM_BASE+0xc0))
#define HS_SPI_PROFILES ((volatile HsSpiProfile * const) (HSSPIM_BASE+0x100))
#define HS_SPI_FIFO0 ((volatile uint8 * const) (HSSPIM_BASE+0x200))
#define HS_SPI_FIFO1 ((volatile uint8 * const) (HSSPIM_BASE+0x400))
/*
** Misc Register Set Definitions.
*/
typedef struct Misc {
uint32 miscSerdesCtrl; /* 0x0000 */
#define SERDES_PCIE_ENABLE 0x00000001
#define SERDES_PCIE_EXD_ENABLE (1<<15)
uint32 miscSerdesSts; /* 0x0004 */
uint32 miscIrqOutMask; /* 0x0008 */
#define MISC_PCIE_EP_IRQ_MASK0 (1<<0)
#define MISC_PCIE_EP_IRQ_MASK1 (1<<1)
uint32 miscMemcControl; /* 0x000c */
#define MISC_MEMC_CONTROL_MC_UBUS_ASYNC_MODE (1<<3)
#define MISC_MEMC_CONTROL_MC_LMB_ASYNC_MODE (1<<2)
#define MISC_MEMC_CONTROL_DDR_TEST_DONE (1<<1)
#define MISC_MEMC_CONTROL_DDR_TEST_DISABLE (1<<0)
uint32 unused0[2]; /* 0x0010 */
uint32 miscVregCtrl0; /* 0x0018 */
#define VREG_VSEL1P2_SHIFT 0
#define VREG_VSEL1P2_MASK 0x1f
#define VREG_VSEL1P2_MIDDLE 0x0f
uint32 miscVregCtrl1; /* 0x001c */
uint32 miscVregCtrl2; /* 0x0020 */
uint32 miscLedXorReg; /* 0x0024 */
uint32 miscExtra2ChipIrqMask; /* 0x0028 */
uint32 miscExtra2ChipIrqStatus; /* 0x002c */
uint32 miscExtra2ChipIrqMask1; /* 0x0030 */
uint32 miscExtra2ChipIrqStatus1; /* 0x0034 */
uint32 miscDdrPllTestCtrl; /* 0x0038 */
uint32 miscPadCtrlLow; /* 0x003c */
uint32 miscPadCtrlHigh; /* 0x0040 */
#define MISC_MII_SEL_SHIFT 30
#define MISC_MII_SEL_3P3V 0
#define MISC_MII_SEL_2P5V 1
#define MISC_MII_SEL_1P5V 2
uint32 miscPeriphEcoReg; /* 0x0044 */
uint32 miscIddqCtrl; /* 0x0048 */
#define MISC_IDDQ_CONTROL_USBH (1<<6)
#define MISC_IDDQ_CONTROL_USBD (1<<5)
uint32 miscAdslClkSample; /* 0x004c */
uint32 unused3[(0x0100 - 0x0050) / 4]; /* 0x0050 */
uint32 miscAdslCtrl; /* 0x0100 */
uint32 unused4[(0x0180 - 0x0104) / 4]; /* 0x0104 */
uint32 miscMipsTestCtrl; /* 0x0180 */
uint32 miscMipsTestStatus; /* 0x0184 */
uint32 unused5[(0x0200 - 0x0188) / 4]; /* 0x0188 */
uint32 miscPllCtrlSysPll0; /* 0x0200 */
uint32 miscPllCtrlSysPll1; /* 0x0204 */
uint32 miscPllCtrlSysPll2; /* 0x0208 */
uint32 miscPllCtrlSysPll3; /* 0x020c */
uint32 miscPllCtrlDdrPll; /* 0x0210 */
uint32 miscPllCtrlXtalEcoReg; /* 0x0214 */
uint32 unused6[(0x0240 - 0x0218) / 4]; /* 0x0218 */
uint32 miscStrapBus; /* 0x0240 */
#define MISC_STRAP_BUS_BOOT_SEL_SHIFT 18
#define MISC_STRAP_BUS_BOOT_SEL_MASK (0x1<<MISC_STRAP_BUS_BOOT_SEL_SHIFT)
#define MISC_STRAP_BUS_BOOT_SERIAL 0x01
#define MISC_STRAP_BUS_BOOT_NAND 0x00
#define MISC_STRAP_BUS_MIPS_PLL_FVCO_SHIFT 7
#define MISC_STRAP_BUS_MIPS_PLL_FVCO_MASK (0x1F<<MISC_STRAP_BUS_MIPS_PLL_FVCO_SHIFT)
uint32 miscStrapOverride; /* 0x0244 */
uint32 unused7[(0x0280 - 0x0248) / 4]; /* 0x0248 */
uint32 miscRtcSleepModeEn; /* 0x0280 */
uint32 miscRtcSleepRtcEn; /* 0x0284 */
uint32 miscRtcSleepRtcCountLow; /* 0x0288 */
uint32 miscRtcSleepRtcCountHigh; /* 0x028c */
uint32 miscRtcSleepRtcEvent; /* 0x0290 */
uint32 miscRtcSleepWakeupMask; /* 0x0294 */
uint32 miscRtcSleepWakeupStatus; /* 0x0298 */
uint32 miscRtcSleepDebounceCtrl; /* 0x029c */
uint32 miscRtcSleepCpuScratchPad; /* 0x02a0 */
} Misc;
#define MISC ((volatile Misc * const) MISC_BASE)
/*
** LedControl Register Set Definitions.
*/
#pragma pack(push, 4)
typedef struct LedControl {
uint32 ledInit;
#define LED_LED_TEST (1 << 31)
#define LED_SHIFT_TEST (1 << 30)
#define LED_SERIAL_LED_SHIFT_DIR (1 << 16)
#define LED_SERIAL_LED_DATA_PPOL (1 << 15)
#define LEDSERIAL_LED_CLK_NPOL (1 << 14)
#define LED_SERIAL_LED_MUX_SEL (1 << 13)
#define LED_SERIAL_LED_EN (1 << 12)
#define LED_FAST_INTV_SHIFT 6
#define LED_FAST_INTV_MASK (0x3F<<LED_FAST_INTV_SHIFT)
#define LED_SLOW_INTV_SHIFT 0
#define LED_SLOW_INTV_MASK (0x3F<<LED_SLOW_INTV_SHIFT)
#define LED_INTERVAL_20MS 1
uint64 ledMode;
#define LED_MODE_MASK (uint64)0x3
#define LED_MODE_OFF (uint64)0x0
#define LED_MODE_FLASH (uint64)0x1
#define LED_MODE_BLINK (uint64)0x2
#define LED_MODE_ON (uint64)0x3
uint32 ledHWDis;
uint32 ledStrobe;
uint32 ledLinkActSelHigh;
#define LED_ENET0 4
#define LED_ENET1 5
#define LED_ENET2 6
#define LED_ENET3 7
#define LED_4_ACT_SHIFT 0
#define LED_5_ACT_SHIFT 4
#define LED_6_ACT_SHIFT 8
#define LED_7_ACT_SHIFT 12
#define LED_4_LINK_SHIFT 16
#define LED_5_LINK_SHIFT 20
#define LED_6_LINK_SHIFT 24
#define LED_7_LINK_SHIFT 28
uint32 ledLinkActSelLow;
#define LED_INET 0
#define LED_0_ACT_SHIFT 0
#define LED_1_ACT_SHIFT 4
#define LED_2_ACT_SHIFT 8
#define LED_3_ACT_SHIFT 12
#define LED_0_LINK_SHIFT 16
#define LED_1_LINK_SHIFT 20
#define LED_2_LINK_SHIFT 24
#define LED_3_LINK_SHIFT 28
uint32 ledReadback;
uint32 ledSerialMuxSelect;
} LedControl;
#pragma pack(pop)
#define LED ((volatile LedControl * const) LED_BASE)
#define GPIO_NUM_TO_LED_MODE_SHIFT(X) \
((((X) & BP_GPIO_NUM_MASK) < 8) ? (32 + (((X) & BP_GPIO_NUM_MASK) << 1)) : \
((((X) & BP_GPIO_NUM_MASK) - 8) << 1))
/*
** Pcm Controller
*/
typedef struct PcmControlRegisters
{
uint32 pcm_ctrl; // 00 offset from PCM_BASE
#define PCM_ENABLE 0x80000000 // PCM block master enable
#define PCM_ENABLE_SHIFT 31
#define PCM_SLAVE_SEL 0x40000000 // PCM TDM slave mode select (1 - TDM slave, 0 - TDM master)
#define PCM_SLAVE_SEL_SHIFT 30
#define PCM_CLOCK_INV 0x20000000 // PCM SCLK invert select (1 - invert, 0 - normal)
#define PCM_CLOCK_INV_SHIFT 29
#define PCM_FS_INVERT 0x10000000 // PCM FS invert select (1 - invert, 0 - normal)
#define PCM_FS_INVERT_SHIFT 28
#define PCM_FS_FREQ_16_8 0x08000000 // PCM FS 16/8 Khz select (1 - 16Khz, 0 - 8Khz)
#define PCM_FS_FREQ_16_8_SHIFT 27
#define PCM_FS_LONG 0x04000000 // PCM FS long/short select (1 - long FS, 0 - short FS)
#define PCM_FS_LONG_SHIFT 26
#define PCM_FS_TRIG 0x02000000 // PCM FS trigger (1 - falling edge, 0 - rising edge trigger)
#define PCM_FS_TRIG_SHIFT 25
#define PCM_DATA_OFF 0x01000000 // PCM data offset from FS (1 - one clock from FS, 0 - no offset)
#define PCM_DATA_OFF_SHIFT 24
#define PCM_DATA_16_8 0x00800000 // PCM data word length (1 - 16 bits, 0 - 8 bits)
#define PCM_DATA_16_8_SHIFT 23
#define PCM_CLOCK_SEL 0x00700000 // PCM SCLK freq select
#define PCM_CLOCK_SEL_SHIFT 20
// 000 - 8192 Khz
// 001 - 4096 Khz
// 010 - 2048 Khz
// 011 - 1024 Khz
// 100 - 512 Khz
// 101 - 256 Khz
// 110 - 128 Khz
// 111 - reserved
#define PCM_LSB_FIRST 0x00040000 // PCM shift direction (1 - LSBit first, 0 - MSBit first)
#define PCM_LSB_FIRST_SHIFT 18
#define PCM_LOOPBACK 0x00020000 // PCM diagnostic loobback enable
#define PCM_LOOPBACK_SHIFT 17
#define PCM_EXTCLK_SEL 0x00010000 // PCM external timing clock select -- Maybe removed in 6328
#define PCM_EXTCLK_SEL_SHIFT 16
#define PCM_NTR_ENABLE 0x00008000 // PCM NTR counter enable -- Nayve removed in 6328
#define PCM_NTR_ENABLE_SHIFT 15
#define PCM_BITS_PER_FRAME_1024 0x00000400 // 1024 - Max
#define PCM_BITS_PER_FRAME_256 0x00000100 // 256
#define PCM_BITS_PER_FRAME_8 0x00000008 // 8 - Min
uint32 pcm_chan_ctrl; // 04
#define PCM_TX0_EN 0x00000001 // PCM transmit channel 0 enable
#define PCM_TX1_EN 0x00000002 // PCM transmit channel 1 enable
#define PCM_TX2_EN 0x00000004 // PCM transmit channel 2 enable
#define PCM_TX3_EN 0x00000008 // PCM transmit channel 3 enable
#define PCM_TX4_EN 0x00000010 // PCM transmit channel 4 enable
#define PCM_TX5_EN 0x00000020 // PCM transmit channel 5 enable
#define PCM_TX6_EN 0x00000040 // PCM transmit channel 6 enable
#define PCM_TX7_EN 0x00000080 // PCM transmit channel 7 enable
#define PCM_RX0_EN 0x00000100 // PCM receive channel 0 enable
#define PCM_RX1_EN 0x00000200 // PCM receive channel 1 enable
#define PCM_RX2_EN 0x00000400 // PCM receive channel 2 enable
#define PCM_RX3_EN 0x00000800 // PCM receive channel 3 enable
#define PCM_RX4_EN 0x00001000 // PCM receive channel 4 enable
#define PCM_RX5_EN 0x00002000 // PCM receive channel 5 enable
#define PCM_RX6_EN 0x00004000 // PCM receive channel 6 enable
#define PCM_RX7_EN 0x00008000 // PCM receive channel 7 enable
#define PCM_RX_PACKET_SIZE 0x00ff0000 // PCM Rx DMA quasi-packet size
#define PCM_RX_PACKET_SIZE_SHIFT 16
uint32 pcm_int_pending; // 08
uint32 pcm_int_mask; // 0c
#define PCM_TX_UNDERFLOW 0x00000001 // PCM DMA receive overflow
#define PCM_RX_OVERFLOW 0x00000002 // PCM DMA transmit underflow
#define PCM_TDM_FRAME 0x00000004 // PCM frame boundary
#define PCM_RX_IRQ 0x00000008 // IUDMA interrupts
#define PCM_TX_IRQ 0x00000010
uint32 pcm_pll_ctrl1; // 10
#define PCM_PLL_PWRDN 0x80000000 // PLL PWRDN
#define PCM_PLL_PWRDN_CH1 0x40000000 // PLL CH PWRDN
#define PCM_PLL_REFCMP_PWRDN 0x20000000 // PLL REFCMP PWRDN
#define PCM_CLK16_RESET 0x10000000 // 16.382 MHz PCM interface circuitry reset.
#define PCM_PLL_ARESET 0x08000000 // PLL Analog Reset
#define PCM_PLL_DRESET 0x04000000 // PLL Digital Reset
uint32 pcm_pll_ctrl2; // 14
uint32 pcm_pll_ctrl3; // 18
uint32 pcm_pll_ctrl4; // 1c
uint32 pcm_pll_stat; // 20
#define PCM_PLL_LOCK 0x00000001 // Asserted when PLL is locked to programmed frequency
uint32 pcm_ntr_counter; // 24
uint32 unused[6];
#define PCM_MAX_TIMESLOT_REGS 16 // Number of PCM time slot registers in the table.
// Each register provides the settings for 8 timeslots (4 bits per timeslot)
uint32 pcm_slot_alloc_tbl[PCM_MAX_TIMESLOT_REGS];
#define PCM_TS_VALID 0x8 // valid marker for TS alloc ram entry
uint32 pcm_pll_ch2_ctrl; // +0xa080
uint32 pcm_msif_intf; // +0xa084
} PcmControlRegisters;
#define PCM ((volatile PcmControlRegisters * const) PCM_BASE)
typedef struct PcmIudmaRegisters
{
uint16 reserved0;
uint16 ctrlConfig;
#define BCM6328_IUDMA_REGS_CTRLCONFIG_MASTER_EN 0x0001
#define BCM6328_IUDMA_REGS_CTRLCONFIG_FLOWC_CH1_EN 0x0002
#define BCM6328_IUDMA_REGS_CTRLCONFIG_FLOWC_CH3_EN 0x0004
#define BCM6328_IUDMA_REGS_CTRLCONFIG_FLOWC_CH5_EN 0x0008
#define BCM6328_IUDMA_REGS_CTRLCONFIG_FLOWC_CH7_EN 0x0010
// Flow control Ch1
uint16 reserved1;
uint16 ch1_FC_Low_Thr;
uint16 reserved2;
uint16 ch1_FC_High_Thr;
uint16 reserved3;
uint16 ch1_Buff_Alloc;
// Flow control Ch3
uint16 reserved4;
uint16 ch3_FC_Low_Thr;
uint16 reserved5;
uint16 ch3_FC_High_Thr;
uint16 reserved6;
uint16 ch3_Buff_Alloc;
// Flow control Ch5
uint16 reserved7;
uint16 ch5_FC_Low_Thr;
uint16 reserved8;
uint16 ch5_FC_High_Thr;
uint16 reserved9;
uint16 ch5_Buff_Alloc;
// Flow control Ch7
uint16 reserved10;
uint16 ch7_FC_Low_Thr;
uint16 reserved11;
uint16 ch7_FC_High_Thr;
uint16 reserved12;
uint16 ch7_Buff_Alloc;
// Channel resets
uint16 reserved13;
uint16 channel_reset;
uint16 reserved14;
uint16 channel_debug;
// Spare register
uint32 dummy1;
// Interrupt status registers
uint16 reserved15;
uint16 gbl_int_stat;
// Interrupt mask registers
uint16 reserved16;
uint16 gbl_int_mask;
} PcmIudmaRegisters;
typedef struct PcmIudmaChannelCtrl
{
uint16 reserved1;
uint16 config;
#define BCM6328_IUDMA_CONFIG_ENDMA 0x0001
#define BCM6328_IUDMA_CONFIG_PKTHALT 0x0002
#define BCM6328_IUDMA_CONFIG_BURSTHALT 0x0004
uint16 reserved2;
uint16 intStat;
#define BCM6328_IUDMA_INTSTAT_BDONE 0x0001
#define BCM6328_IUDMA_INTSTAT_PDONE 0x0002
#define BCM6328_IUDMA_INTSTAT_NOTVLD 0x0004
#define BCM6328_IUDMA_INTSTAT_MASK 0x0007
#define BCM6328_IUDMA_INTSTAT_ALL BCM6328_IUDMA_INTSTAT_MASK
uint16 reserved3;
uint16 intMask;
#define BCM6328_IUDMA_INTMASK_BDONE 0x0001
#define BCM6328_IUDMA_INTMASK_PDONE 0x0002
#define BCM6328_IUDMA_INTMASK_NOTVLD 0x0004
uint32 maxBurst;
#define BCM6328_IUDMA_MAXBURST_SIZE 16 /* 32-bit words */
} PcmIudmaChannelCtrl;
typedef struct PcmIudmaStateRam
{
uint32 baseDescPointer; /* pointer to first buffer descriptor */
uint32 stateBytesDoneRingOffset; /* state info: how manu bytes done and the offset of the
current descritor in process */
#define BCM6328_IUDMA_STRAM_DESC_RING_OFFSET 0x3fff
uint32 flagsLengthStatus; /* Length and status field of the current descriptor */
uint32 currentBufferPointer; /* pointer to the current descriptor */
} PcmIudmaStateRam;
#define BCM6328_MAX_PCM_DMA_CHANNELS 2
typedef struct PcmIudma
{
PcmIudmaRegisters regs; //
uint32 reserved1[110]; //
PcmIudmaChannelCtrl ctrl[BCM6328_MAX_PCM_DMA_CHANNELS]; //
uint32 reserved2[120]; //
PcmIudmaStateRam stram[BCM6328_MAX_PCM_DMA_CHANNELS]; //
} PcmIudma;
#define PCM_IUDMA ((volatile PcmIudma * const) PCM_DMA_BASE)
#define IUDMA_MAX_CHANNELS 32
/*
** DMA Channel Configuration (1 .. 32)
*/
typedef struct DmaChannelCfg {
uint32 cfg; /* (00) assorted configuration */
#define DMA_ENABLE 0x00000001 /* set to enable channel */
#define DMA_PKT_HALT 0x00000002 /* idle after an EOP flag is detected */
#define DMA_BURST_HALT 0x00000004 /* idle after finish current memory burst */
uint32 intStat; /* (04) interrupts control and status */
uint32 intMask; /* (08) interrupts mask */
#define DMA_BUFF_DONE 0x00000001 /* buffer done */
#define DMA_DONE 0x00000002 /* packet xfer complete */
#define DMA_NO_DESC 0x00000004 /* no valid descriptors */
uint32 maxBurst; /* (0C) max burst length permitted */
#define DMA_DESCSIZE_SEL 0x00040000 /* DMA Descriptor Size Selection */
} DmaChannelCfg;
/*
** DMA State RAM (1 .. 16)
*/
typedef struct DmaStateRam {
uint32 baseDescPtr; /* (00) descriptor ring start address */
uint32 state_data; /* (04) state/bytes done/ring offset */
uint32 desc_len_status; /* (08) buffer descriptor status and len */
uint32 desc_base_bufptr; /* (0C) buffer descrpitor current processing */
} DmaStateRam;
/*
** DMA Registers
*/
typedef struct DmaRegs {
uint32 controller_cfg; /* (00) controller configuration */
#define DMA_MASTER_EN 0x00000001
#define DMA_FLOWC_CH1_EN 0x00000002
#define DMA_FLOWC_CH3_EN 0x00000004
// Flow control Ch1
uint32 flowctl_ch1_thresh_lo; /* 004 */
uint32 flowctl_ch1_thresh_hi; /* 008 */
uint32 flowctl_ch1_alloc; /* 00c */
#define DMA_BUF_ALLOC_FORCE 0x80000000
// Flow control Ch3
uint32 flowctl_ch3_thresh_lo; /* 010 */
uint32 flowctl_ch3_thresh_hi; /* 014 */
uint32 flowctl_ch3_alloc; /* 018 */
// Flow control Ch5
uint32 flowctl_ch5_thresh_lo; /* 01C */
uint32 flowctl_ch5_thresh_hi; /* 020 */
uint32 flowctl_ch5_alloc; /* 024 */
// Flow control Ch7
uint32 flowctl_ch7_thresh_lo; /* 028 */
uint32 flowctl_ch7_thresh_hi; /* 02C */
uint32 flowctl_ch7_alloc; /* 030 */
uint32 ctrl_channel_reset; /* 034 */
uint32 ctrl_channel_debug; /* 038 */
uint32 reserved1; /* 03C */
uint32 ctrl_global_interrupt_status; /* 040 */
uint32 ctrl_global_interrupt_mask; /* 044 */
// Unused words
uint8 reserved2[0x200-0x48];
// Per channel registers/state ram
DmaChannelCfg chcfg[IUDMA_MAX_CHANNELS];/* (200-3FF) Channel configuration */
union {
DmaStateRam s[IUDMA_MAX_CHANNELS];
uint32 u32[4 * IUDMA_MAX_CHANNELS];
} stram; /* (400-5FF) state ram */
} DmaRegs;
#define SW_DMA ((volatile DmaRegs * const) SWITCH_DMA_BASE)
/*
** DMA Buffer
*/
typedef struct DmaDesc {
union {
struct {
uint16 length; /* in bytes of data in buffer */
#define DMA_DESC_USEFPM 0x8000
#define DMA_DESC_MULTICAST 0x4000
#define DMA_DESC_BUFLENGTH 0x0fff
uint16 status; /* buffer status */
#define DMA_OWN 0x8000 /* cleared by DMA, set by SW */
#define DMA_EOP 0x4000 /* last buffer in packet */
#define DMA_SOP 0x2000 /* first buffer in packet */
#define DMA_WRAP 0x1000 /* */
#define DMA_PRIO 0x0C00 /* Prio for Tx */
#define DMA_APPEND_BRCM_TAG 0x0200
#define DMA_APPEND_CRC 0x0100
#define USB_ZERO_PKT (1<< 0) // Set to send zero length packet
};
uint32 word0;
};
uint32 address; /* address of data */
} DmaDesc;
/*
** 16 Byte DMA Buffer
*/
typedef struct {
union {
struct {
uint16 length; /* in bytes of data in buffer */
#define DMA_DESC_USEFPM 0x8000
#define DMA_DESC_MULTICAST 0x4000
#define DMA_DESC_BUFLENGTH 0x0fff
uint16 status; /* buffer status */
#define DMA_OWN 0x8000 /* cleared by DMA, set by SW */
#define DMA_EOP 0x4000 /* last buffer in packet */
#define DMA_SOP 0x2000 /* first buffer in packet */
#define DMA_WRAP 0x1000 /* */
#define DMA_PRIO 0x0C00 /* Prio for Tx */
#define DMA_APPEND_BRCM_TAG 0x0200
#define DMA_APPEND_CRC 0x0100
#define USB_ZERO_PKT (1<< 0) // Set to send zero length packet
};
uint32 word0;
};
uint32 address; /* address of data */
uint32 control;
#define GEM_ID_MASK 0x001F
uint32 reserved;
} DmaDesc16;
/*
** USB 2.0 Device Registers
*/
typedef struct UsbRegisters {
#define USBD_CONTROL_APP_DONECSR 0x0001
#define USBD_CONTROL_APP_RESUME 0x0002
#define USBD_CONTROL_APP_RXFIFIO_INIT 0x0040
#define USBD_CONTROL_APP_TXFIFIO_INIT 0x0080
#define USBD_CONTROL_APP_FIFO_SEL_SHIFT 0x8
#define USBD_CONTROL_APP_FIFO_INIT_SEL(x) (((x)&0x0f)<<USBD_CONTROL_APP_FIFO_SEL_SHIFT)
#define USBD_CONTROL_APP_AUTO_CSRS 0x2000
#define USBD_CONTROL_APP_AUTO_INS_ZERO_LEN_PKT 0x4000
#define EN_TXZLENINS (1<<14)
#define EN_RXZSCFG (1<<12)
#define APPSETUPERRLOCK (1<<5)
uint32 usbd_control ;
#define USBD_STRAPS_APP_SELF_PWR 0x0400
#define USBD_STRAPS_APP_DEV_DISCON 0x0200
#define USBD_STRAPS_APP_CSRPRG_SUP 0x0100
#define USBD_STRAPS_APP_RAM_IF 0x0080
#define USBD_STRAPS_APP_DEV_RMTWKUP 0x0040
#define USBD_STRAPS_APP_PHYIF_8BIT 0x0004
#define USBD_STRAPS_FULL_SPEED 0x0003
#define USBD_STRAPS_LOW_SPEED 0x0002
#define USBD_STRAPS_HIGH_SPEED 0x0000
#define APPUTMIDIR(x) ((x&1)<<3)
#define UNIDIR 0
uint32 usbd_straps;
#define USB_ENDPOINT_0 0x01
uint32 usbd_stall;
#define USBD_ENUM_SPEED_SHIFT 12
#define USBD_ENUM_SPEED 0x3000
#define UDC20_ALTINTF(x) ((x>>8)&0xf)
#define UDC20_INTF(x) ((x>>4)&0xf)
#define UDC20_CFG(x) ((x>>0)&0xf)
uint32 usbd_status;
#define USBD_LINK (0x1<<10)
#define USBD_SET_CSRS 0x40
#define USBD_SUSPEND 0x20
#define USBD_EARLY_SUSPEND 0x10
#define USBD_SOF 0x08
#define USBD_ENUMON 0x04
#define USBD_SETUP 0x02
#define USBD_USBRESET 0x01
uint32 usbd_events;
uint32 usbd_events_irq;
#define UPPER(x) (16+x)
#define ENABLE(x) (1<<x)
#define SWP_TXBSY (15)
#define SWP_RXBSY (14)
#define SETUP_ERR (13)
#define APPUDCSTALLCHG (12)
#define BUS_ERR (11)
#define USB_LINK (10)
#define HST_SETCFG (9)
#define HST_SETINTF (8)
#define ERRATIC_ERR (7)
#define SET_CSRS (6)
#define SUSPEND (5)
#define ERLY_SUSPEND (4)
#define SOF (3)
#define ENUM_ON (2)
#define SETUP (1)
#define USB_RESET (0)
#define RISING(x) (0x0<<2*x)
#define FALLING(x) (0x1<<2*x)
#define USBD_IRQCFG_ENUM_ON_FALLING_EDGE 0x00000010
uint32 usbd_irqcfg_hi ;
uint32 usbd_irqcfg_lo ;
#define USBD_USB_RESET_IRQ 0x00000001
#define USBD_USB_SETUP_IRQ 0x00000002 // non-standard setup cmd rcvd
#define USBD_USB_ENUM_ON_IRQ 0x00000004
#define USBD_USB_SOF_IRQ 0x00000008
#define USBD_USB_EARLY_SUSPEND_IRQ 0x00000010
#define USBD_USB_SUSPEND_IRQ 0x00000020 // non-standard setup cmd rcvd
#define USBD_USB_SET_CSRS_IRQ 0x00000040
#define USBD_USB_ERRATIC_ERR_IRQ 0x00000080
#define USBD_USB_SETCFG_IRQ 0x00000200
#define USBD_USB_LINK_IRQ 0x00000400
uint32 usbd_events_irq_mask;
uint32 usbd_swcfg;
uint32 usbd_swtxctl;
uint32 usbd_swrxctl;
uint32 usbd_txfifo_rwptr;
uint32 usbd_rxfifo_rwptr;
uint32 usbd_txfifo_st_rwptr;
uint32 usbd_rxfifo_st_rwptr;
uint32 usbd_txfifo_config ;
uint32 usbd_rxfifo_config ;
uint32 usbd_txfifo_epsize ;
uint32 usbd_rxfifo_epsize ;
#define USBD_EPNUM_CTRL 0x0
#define USBD_EPNUM_ISO 0x1
#define USBD_EPNUM_BULK 0x2
#define USBD_EPNUM_IRQ 0x3
#define USBD_EPNUM_EPTYPE(x) (((x)&0x3)<<8)
#define USBD_EPNUM_EPDMACHMAP(x) (((x)&0xf)<<0)
uint32 usbd_epnum_typemap ;
uint32 usbd_reserved [0xB] ;
uint32 usbd_csr_setupaddr ;
#define USBD_EPNUM_MASK 0xf
#define USBD_EPNUM(x) ((x&USBD_EPNUM_MASK)<<0)
#define USBD_EPDIR_IN (1<<4)
#define USBD_EPDIR_OUT (0<<4)
#define USBD_EPTYP_CTRL (USBD_EPNUM_CTRL<<5)
#define USBD_EPTYP_ISO (USBD_EPNUM_ISO<<5)
#define USBD_EPTYP_BULK (USBD_EPNUM_BULK<<5)
#define USBD_EPTYP_IRQ (USBD_EPNUM_IRQ<<5)
#define USBD_EPCFG_MASK 0xf
#define USBD_EPCFG(x) ((x&USBD_EPCFG_MASK)<<7)
#define USBD_EPINTF_MASK 0xf
#define USBD_EPINTF(x) ((x&USBD_EPINTF_MASK)<<11)
#define USBD_EPAINTF_MASK 0xf
#define USBD_EPAINTF(x) ((x&USBD_EPAINTF_MASK)<<15)
#define USBD_EPMAXPKT_MSK 0x7ff
#define USBD_EPMAXPKT(x) ((x&USBD_EPMAXPKT_MSK)<<19)
#define USBD_EPISOPID_MASK 0x3
#define USBD_EPISOPID(x) ((x&USBD_ISOPID_MASK)<<30)
uint32 usbd_csr_ep [5] ;
} UsbRegisters;
#define USB ((volatile UsbRegisters * const) USB_CTL_BASE)
typedef struct USBControl {
uint32 BrtControl1;
uint32 BrtControl2;
uint32 BrtStatus1;
uint32 BrtStatus2;
uint32 UTMIControl1;
#define USB_DEVICE_MODE_SEL (1<<0)
uint32 TestPortControl;
uint32 PllControl1;
uint32 SwapControl;
#define USB_DEVICE_SEL (1<<6)
#define EHCI_LOGICAL_ADDRESS_EN (1<<5)
#define EHCI_ENDIAN_SWAP (1<<4)
#define EHCI_DATA_SWAP (1<<3)
#define OHCI_LOGICAL_ADDRESS_EN (1<<2)
#define OHCI_ENDIAN_SWAP (1<<1)
#define OHCI_DATA_SWAP (1<<0)
uint32 GenericControl;
#define PLL_SUSPEND_EN (1<<1)
uint32 FrameAdjustValue;
uint32 Setup;
#define USBH_IOC (1<<4)
uint32 MDIO;
uint32 MDIO32;
uint32 USBSimControl;
} USBControl;
#define USBH ((volatile USBControl * const) USBH_CFG_BASE)
typedef struct EthSwRegs{
byte port_traffic_ctrl[9]; /* 0x00 - 0x08 */
byte reserved1[2]; /* 0x09 - 0x0a */
byte switch_mode; /* 0x0b */
unsigned short pause_quanta; /*0x0c */
byte imp_port_state; /*0x0e */
byte led_refresh; /* 0x0f */
unsigned short led_function[2]; /* 0x10 */
unsigned short led_function_map; /* 0x14 */
unsigned short led_enable_map; /* 0x16 */
unsigned short led_mode_map0; /* 0x18 */
unsigned short led_function_map1; /* 0x1a */
byte reserved2[5]; /* 0x1b - 0x20 */
byte port_forward_ctrl; /* 0x21 */
byte reserved3[2]; /* 0x22 - 0x23 */
unsigned short protected_port_selection; /* 0x24 */
unsigned short wan_port_select; /* 0x26 */
unsigned int pause_capability; /* 0x28 */
byte reserved4[3]; /* 0x2c - 0x2e */
byte reserved_multicast_control; /* 0x2f */
byte reserved5; /* 0x30 */
byte txq_flush_mode_control; /* 0x31 */
unsigned short ulf_forward_map; /* 0x32 */
unsigned short mlf_forward_map; /* 0x34 */
unsigned short mlf_impc_forward_map; /* 0x36 */
unsigned short pause_pass_through_for_rx; /* 0x38 */
unsigned short pause_pass_through_for_tx; /* 0x3a */
unsigned short disable_learning; /* 0x3c */
byte reserved6[26]; /* 0x3e - 0x57 */
byte port_state_override[8]; /* 0x58 - 0x5f */
byte reserved7[4]; /* 0x60 - 0x63 */
byte imp_rgmii_ctrl_p4; /* 0x64 */
byte imp_rgmii_ctrl_p5; /* 0x65 */
byte reserved8[6]; /* 0x66 - 0x6b */
byte rgmii_timing_delay_p4; /* 0x6c */
byte gmii_timing_delay_p5; /* 0x6d */
byte reserved9[11]; /* 0x6e - 0x78 */
byte software_reset; /* 0x79 */
byte reserved13[6]; /* 0x7a - 0x7f */
byte pause_frame_detection; /* 0x80 */
byte reserved10[7]; /* 0x81 - 0x87 */
byte fast_aging_ctrl; /* 0x88 */
byte fast_aging_port; /* 0x89 */
byte fast_aging_vid; /* 0x8a */
byte reserved11[21]; /* 0x8b - 0x9f */
unsigned int swpkt_ctrl_sar; /*0xa0 */
unsigned int swpkt_ctrl_usb; /*0xa4 */
unsigned int iudma_ctrl; /*0xa8 */
unsigned int rxfilt_ctrl; /*0xac */
unsigned int mdio_ctrl; /*0xb0 */
unsigned int mdio_data; /*0xb4 */
byte reserved12[42]; /* 0xb6 - 0xdf */
unsigned int sw_mem_test; /*0xe0 */
} EthSwRegs;
#define ETHSWREG ((volatile EthSwRegs * const) SWITCH_BASE)
typedef struct EthSwMIBRegs {
unsigned int TxOctetsLo;
unsigned int TxOctetsHi;
unsigned int TxDropPkts;
unsigned int TxQoSPkts;
unsigned int TxBroadcastPkts;
unsigned int TxMulticastPkts;
unsigned int TxUnicastPkts;
unsigned int TxCol;
unsigned int TxSingleCol;
unsigned int TxMultipleCol;
unsigned int TxDeferredTx;
unsigned int TxLateCol;
unsigned int TxExcessiveCol;
unsigned int TxFrameInDisc;
unsigned int TxPausePkts;
unsigned int TxQoSOctetsLo;
unsigned int TxQoSOctetsHi;
unsigned int RxOctetsLo;
unsigned int RxOctetsHi;
unsigned int RxUndersizePkts;
unsigned int RxPausePkts;
unsigned int Pkts64Octets;
unsigned int Pkts65to127Octets;
unsigned int Pkts128to255Octets;
unsigned int Pkts256to511Octets;
unsigned int Pkts512to1023Octets;
unsigned int Pkts1024to1522Octets;
unsigned int RxOversizePkts;
unsigned int RxJabbers;
unsigned int RxAlignErrs;
unsigned int RxFCSErrs;
unsigned int RxGoodOctetsLo;
unsigned int RxGoodOctetsHi;
unsigned int RxDropPkts;
unsigned int RxUnicastPkts;
unsigned int RxMulticastPkts;
unsigned int RxBroadcastPkts;
unsigned int RxSAChanges;
unsigned int RxFragments;
unsigned int RxExcessSizeDisc;
unsigned int RxSymbolError;
unsigned int RxQoSPkts;
unsigned int RxQoSOctetsLo;
unsigned int RxQoSOctetsHi;
unsigned int Pkts1523to2047;
unsigned int Pkts2048to4095;
unsigned int Pkts4096to8191;
unsigned int Pkts8192to9728;
} EthSwMIBRegs;
#define ETHSWMIBREG ((volatile EthSwMIBRegs * const) (SWITCH_BASE + 0x2000))
/*
** NAND Interrupt Controller Registers
*/
typedef struct NandIntrCtrlRegs {
uint32 NandInterrupt;
#define NINT_ENABLE_MASK 0xffff0000
#define NINT_STS_MASK 0x00000fff
#define NINT_ECC_ERROR_CORR 0x00000080
#define NINT_ECC_ERROR_UNC 0x00000040
#define NINT_DEV_RBPIN 0x00000020
#define NINT_CTRL_READY 0x00000010
#define NINT_PAGE_PGM 0x00000008
#define NINT_COPY_BACK 0x00000004
#define NINT_BLOCK_ERASE 0x00000002
#define NINT_NP_READ 0x00000001
uint32 NandBaseAddr0; /* Default address when booting from NAND flash */
uint32 reserved;
uint32 NandBaseAddr1; /* Secondary base address for NAND flash */
} NandIntrCtrlRegs;
#define NAND_INTR ((volatile NandIntrCtrlRegs * const) NAND_INTR_BASE)
/*
** NAND Controller Registers
*/
typedef struct NandCtrlRegs {
uint32 NandRevision; /* NAND Revision */
uint32 NandCmdStart; /* Nand Flash Command Start */
#define NCMD_MASK 0x0f000000
#define NCMD_BLK_LOCK_STS 0x0d000000
#define NCMD_BLK_UNLOCK 0x0c000000
#define NCMD_BLK_LOCK_DOWN 0x0b000000
#define NCMD_BLK_LOCK 0x0a000000
#define NCMD_FLASH_RESET 0x09000000
#define NCMD_BLOCK_ERASE 0x08000000
#define NCMD_DEV_ID_READ 0x07000000
#define NCMD_COPY_BACK 0x06000000
#define NCMD_PROGRAM_SPARE 0x05000000
#define NCMD_PROGRAM_PAGE 0x04000000
#define NCMD_STS_READ 0x03000000
#define NCMD_SPARE_READ 0x02000000
#define NCMD_PAGE_READ 0x01000000
uint32 NandCmdExtAddr; /* Nand Flash Command Extended Address */
uint32 NandCmdAddr; /* Nand Flash Command Address */
uint32 NandCmdEndAddr; /* Nand Flash Command End Address */
uint32 NandNandBootConfig; /* Nand Flash Boot Config */
#define NBC_CS_LOCK 0x80000000
#define NBC_AUTO_DEV_ID_CFG 0x40000000
#define NBC_WR_PROT_BLK0 0x10000000
uint32 NandCsNandXor; /* Nand Flash EBI CS Address XOR with */
/* 1FC0 Control */
uint32 NandReserved;
uint32 NandSpareAreaReadOfs0; /* Nand Flash Spare Area Read Bytes 0-3 */
uint32 NandSpareAreaReadOfs4; /* Nand Flash Spare Area Read Bytes 4-7 */
uint32 NandSpareAreaReadOfs8; /* Nand Flash Spare Area Read Bytes 8-11 */
uint32 NandSpareAreaReadOfsC; /* Nand Flash Spare Area Read Bytes 12-15*/
uint32 NandSpareAreaWriteOfs0; /* Nand Flash Spare Area Write Bytes 0-3 */
uint32 NandSpareAreaWriteOfs4; /* Nand Flash Spare Area Write Bytes 4-7 */
uint32 NandSpareAreaWriteOfs8; /* Nand Flash Spare Area Write Bytes 8-11*/
uint32 NandSpareAreaWriteOfsC; /* Nand Flash Spare Area Write Bytes12-15*/
uint32 NandAccControl; /* Nand Flash Access Control */
uint32 NandConfig; /* Nand Flash Config */
#define NC_CONFIG_LOCK 0x80000000
#define NC_PG_SIZE_MASK 0x00300000
#define NC_PG_SIZE_2K 0x00100000
#define NC_PG_SIZE_512B 0x00000000
#define NC_BLK_SIZE_MASK 0x30000000
#define NC_BLK_SIZE_512K 0x30000000
#define NC_BLK_SIZE_128K 0x10000000
#define NC_BLK_SIZE_16K 0x00000000
#define NC_BLK_SIZE_8K 0x20000000
#define NC_DEV_SIZE_MASK 0x0f000000
#define NC_DEV_SIZE_SHIFT 24
#define NC_DEV_WIDTH_MASK 0x00800000
#define NC_DEV_WIDTH_16 0x00800000
#define NC_DEV_WIDTH_8 0x00000000
#define NC_FUL_ADDR_MASK 0x00070000
#define NC_FUL_ADDR_SHIFT 16
#define NC_BLK_ADDR_MASK 0x00000700
#define NC_BLK_ADDR_SHIFT 8
uint32 NandTiming1; /* Nand Flash Timing Parameters 1 */
uint32 NandTiming2; /* Nand Flash Timing Parameters 2 */
uint32 NandSemaphore; /* Semaphore */
uint32 NandFlashDeviceId; /* Nand Flash Device ID */
uint32 NandBlockLockStatus; /* Nand Flash Block Lock Status */
uint32 NandIntfcStatus; /* Nand Flash Interface Status */
#define NIS_CTLR_READY 0x80000000
#define NIS_FLASH_READY 0x40000000
#define NIS_CACHE_VALID 0x20000000
#define NIS_SPARE_VALID 0x10000000
#define NIS_FLASH_STS_MASK 0x000000ff
#define NIS_WRITE_PROTECT 0x00000080
#define NIS_DEV_READY 0x00000040
#define NIS_PGM_ERASE_ERROR 0x00000001
uint32 NandEccCorrExtAddr; /* ECC Correctable Error Extended Address*/
uint32 NandEccCorrAddr; /* ECC Correctable Error Address */
uint32 NandEccUncExtAddr; /* ECC Uncorrectable Error Extended Addr */
uint32 NandEccUncAddr; /* ECC Uncorrectable Error Address */
uint32 NandFlashReadExtAddr; /* Flash Read Data Extended Address */
uint32 NandFlashReadAddr; /* Flash Read Data Address */
uint32 NandProgramPageExtAddr; /* Page Program Extended Address */
uint32 NandProgramPageAddr; /* Page Program Address */
uint32 NandCopyBackExtAddr; /* Copy Back Extended Address */
uint32 NandCopyBackAddr; /* Copy Back Address */
uint32 NandBlockEraseExtAddr; /* Block Erase Extended Address */
uint32 NandBlockEraseAddr; /* Block Erase Address */
uint32 NandInvReadExtAddr; /* Flash Invalid Data Extended Address */
uint32 NandInvReadAddr; /* Flash Invalid Data Address */
uint32 NandBlkWrProtect; /* Block Write Protect Enable and Size */
/* for EBI_CS0b */
} NandCtrlRegs;
#define NAND ((volatile NandCtrlRegs * const) NAND_REG_BASE)
#define NAND_CACHE ((volatile uint8 * const) NAND_CACHE_BASE)
/*
** PCI-E
*/
typedef struct PcieRegs{
uint32 devVenID;
uint16 command;
uint16 status;
uint32 revIdClassCode;
uint32 headerTypeLatCacheLineSize;
uint32 bar1;
uint32 bar2;
uint32 priSecBusNo;
#define PCIE_CFG_TYPE1_PRI_SEC_BUS_NO_SUB_BUS_NO_MASK 0x00ff0000
#define PCIE_CFG_TYPE1_PRI_SEC_BUS_NO_SUB_BUS_NO_SHIFT 16
#define PCIE_CFG_TYPE1_PRI_SEC_BUS_NO_SEC_BUS_NO_MASK 0x0000ff00
#define PCIE_CFG_TYPE1_PRI_SEC_BUS_NO_SEC_BUS_NO_SHIFT 8
#define PCIE_CFG_TYPE1_PRI_SEC_BUS_NO_PRI_BUS_NO_MASK 0x000000ff
uint32 ioBaseLimit;
uint32 secStatus;
uint32 rcMemBaseLimit;
uint32 rcPrefBaseLimit;
uint32 rcPrefBaseHi;
uint32 rcPrefLimitHi;
uint32 rcIoBaseLimit;
uint32 capPointer;
uint32 expRomBase;
uint32 brdigeCtrlIntPinIntLine;
uint32 bridgeCtrl;
uint32 unused1[27];
/* PcieExpressCtrlRegs */
uint16 pciExpressCap;
uint16 pcieCapabilitiy;
uint32 deviceCapability;
uint16 deviceControl;
uint16 deviceStatus;
uint32 linkCapability;
uint16 linkControl;
uint16 linkStatus;
uint32 slotCapability;
uint16 slotControl;
uint16 slotStatus;
uint16 rootControl;
uint16 rootCap;
uint32 rootStatus;
uint32 deviceCapability2;
uint16 deviceControl2;
uint16 deviceStatus2;
uint32 linkCapability2;
uint16 linkControl2;
uint16 linkStatus2;
uint32 slotCapability2;
uint16 slotControl2;
uint16 slotStatus2;
uint32 unused2[6];
/* PcieErrorRegs */
uint16 advErrCapId;
uint16 advErrCapOff;
uint32 ucErrStatus;
uint32 ucorrErrMask;
uint32 ucorrErrSevr;
uint32 corrErrStatus;
uint32 corrErrMask;
uint32 advErrCapControl;
uint32 headerLog1;
uint32 headerLog2;
uint32 headerLog3;
uint32 headerLog4;
uint32 rootErrorCommand;
uint32 rootErrorStatus;
uint32 rcCorrId;
uint32 rcFatalNonfatalId;
uint32 unused3[10];
/* PcieVcRegs */
uint16 vcCapId;
uint16 vcCapOffset;
uint32 prtVcCapability;
uint32 portVcCapability2;
uint16 portVcControl;
uint16 portVcCtatus;
uint32 portArbStatus;
uint32 vcRsrcControl;
uint32 vcRsrcStatus;
uint32 unused4[1];
/* PcieVendor */
uint32 vendorCapability;
uint32 vendorSpecificHdr;
} PcieRegs;
typedef struct PcieBlk404Regs{
uint32 unused; /* 0x404 */
uint32 config2; /* 0x408 */
#define PCIE_IP_BLK404_CONFIG_2_BAR1_SIZE_MASK 0x0000000f
#define PCIE_IP_BLK404_CONFIG_2_BAR1_DISABLE 0
uint32 config3; /* 0x40c */
uint32 pmDataA; /* 0x410 */
uint32 pmDataB; /* 0x414 */
} PcieBlk404Regs;
typedef struct PcieBlk428Regs{
uint32 vpdIntf; /* 0x428 */
uint16 unused_g; /* 0x42c */
uint16 vpdAddrFlag; /* 0x42e */
uint32 vpdData; /* 0x430 */
uint32 idVal1; /* 0x434 */
uint32 idVal2; /* 0x438 */
uint32 idVal3; /* 0x43c */
#define PCIE_IP_BLK428_ID_VAL3_REVISION_ID_MASK 0xff000000
#define PCIE_IP_BLK428_ID_VAL3_REVISION_ID_SHIFT 24
#define PCIE_IP_BLK428_ID_VAL3_CLASS_CODE_MASK 0x00ffffff
#define PCIE_IP_BLK428_ID_VAL3_CLASS_CODE_SHIFT 16
#define PCIE_IP_BLK428_ID_VAL3_SUB_CLASS_CODE_SHIFT 8
uint32 idVal4;
uint32 idVal5;
uint32 unused_h;
uint32 idVal6;
uint32 msiData;
uint32 msiAddr_h;
uint32 msiAddr_l;
uint32 msiMask;
uint32 msiPend;
uint32 pmData_c;
uint32 msixControl;
uint32 msixTblOffBir;
uint32 msixPbaOffBit;
uint32 unused_k;
uint32 pcieCapability;
uint32 deviceCapability;
uint32 unused_l;
uint32 linkCapability;
uint32 bar2Config;
uint32 pcieDeviceCapability2;
uint32 pcieLinkCapability2;
uint32 pcieLinkControl;
uint32 pcieLinkCapabilityRc;
uint32 bar3Config;
uint32 rootCap;
uint32 devSerNumCapId;
uint32 lowerSerNum;
uint32 upperSerNum;
uint32 advErrCap;
uint32 pwrBdgtData0;
uint32 pwrBdgtData1;
uint32 pwrBdgtData2;
uint32 pwdBdgtData3;
uint32 pwrBdgtData4;
uint32 pwrBdgtData5;
uint32 pwrBdgtData6;
uint32 pwrBdgtData7;
uint32 pwrBdgtCapability;
uint32 vsecHdr;
uint32 rcUserMemLo1;
uint32 rcUserMemHi1;
uint32 rcUserMemLo2;
uint32 rcUserMemHi2;
}PcieBlk428Regs;
typedef struct PcieBlk800Regs{
#define NUM_PCIE_BLK_800_CTRL_REGS 6
uint32 tlControl[NUM_PCIE_BLK_800_CTRL_REGS];
uint32 tlCtlStat0;
uint32 pmStatus0;
uint32 pmStatus1;
#define NUM_PCIE_BLK_800_TAGS 32
uint32 tlStatus[NUM_PCIE_BLK_800_TAGS];
uint32 tlHdrFcStatus;
uint32 tlDataFcStatus;
uint32 tlHdrFcconStatus;
uint32 tlDataFcconStatus;
uint32 tlTargetCreditStatus;
uint32 tlCreditAllocStatus;
uint32 tlSmlogicStatus;
} PcieBlk800Regs;
typedef struct PcieBlk1000Regs{
#define NUM_PCIE_BLK_1000_PDL_CTRL_REGS 16
uint32 pdlControl[NUM_PCIE_BLK_1000_PDL_CTRL_REGS];
uint32 dlattnVec;
uint32 dlAttnMask;
uint32 dlStatus; /* 0x1048 */
#define PCIE_IP_BLK1000_DL_STATUS_PHYLINKUP_MASK 0x00002000
#define PCIE_IP_BLK1000_DL_STATUS_PHYLINKUP_SHIFT 13
uint32 dlTxChecksum;
uint32 dlForcedUpdateGen1;
uint32 mdioAddr;
uint32 mdioWrData;
uint32 mdioRdData;
uint32 dlRxPFcCl;
uint32 dlRxCFcCl;
uint32 dlRxAckNack;
uint32 dlTxRxSeqnb;
uint32 dlTxPFcAl;
uint32 dlTxNpFcAl;
uint32 regDlSpare;
uint32 dlRegSpare;
uint32 dlTxRxSeq;
uint32 dlRxNpFcCl;
}PcieBlk1000Regs;
typedef struct PcieBlk1800Regs{
#define NUM_PCIE_BLK_1800_PHY_CTRL_REGS 5
uint32 phyCtrl[NUM_PCIE_BLK_1800_PHY_CTRL_REGS];
#define REG_POWERDOWN_P1PLL_ENA (1<<12)
uint32 phyErrorAttnVec;
uint32 phyErrorAttnMask;
uint32 phyReceivedMcpErrors;
uint32 phyTransmittedMcpErrors;
uint32 phyGenDebug;
uint32 phyRecoveryHist;
#define NUM_PCIE_BLK_1800_PHY_LTSSM_HIST_REGS 3
uint32 phyltssmHist[NUM_PCIE_BLK_1800_PHY_LTSSM_HIST_REGS];
#define NUM_PCIE_BLK_1800_PHY_DBG_REGS 11
uint32 phyDbg[NUM_PCIE_BLK_1800_PHY_DBG_REGS];
} PcieBlk1800Regs;
typedef struct PcieBridgeRegs{
uint32 bar1Remap; /* 0x0818*/
#define PCIE_BRIDGE_BAR1_REMAP_addr_MASK 0xffff0000
#define PCIE_BRIDGE_BAR1_REMAP_addr_MASK_SHIFT 16
#define PCIE_BRIDGE_BAR1_REMAP_remap_enable (1<<1)
#define PCIE_BRIDGE_BAR1_REMAP_swap_enable 1
uint32 bar2Remap; /* 0x081c*/
#define PCIE_BRIDGE_BAR2_REMAP_addr_MASK 0xffff0000
#define PCIE_BRIDGE_BAR2_REMAP_addr_MASK_SHIFT 16
#define PCIE_BRIDGE_BAR2_REMAP_remap_enable (1<<1)
#define PCIE_BRIDGE_BAR2_REMAP_swap_enable 1
uint32 bridgeOptReg1; /* 0x0820*/
#define PCIE_BRIDGE_OPT_REG1_en_l1_int_status_mask_polarity (1<<12)
#define PCIE_BRIDGE_OPT_REG1_en_pcie_bridge_hole_detection (1<<11)
#define PCIE_BRIDGE_OPT_REG1_en_rd_reply_be_fix (1<<9)
#define PCIE_BRIDGE_OPT_REG1_enable_rd_be_opt (1<<7)
uint32 bridgeOptReg2; /* 0x0824*/
#define PCIE_BRIDGE_OPT_REG2_cfg_type1_func_no_MASK 0xe0000000
#define PCIE_BRIDGE_OPT_REG2_cfg_type1_func_no_SHIFT 29
#define PCIE_BRIDGE_OPT_REG2_cfg_type1_dev_no_MASK 0x1f000000
#define PCIE_BRIDGE_OPT_REG2_cfg_type1_dev_no_SHIFT 24
#define PCIE_BRIDGE_OPT_REG2_cfg_type1_bus_no_MASK 0x00ff0000
#define PCIE_BRIDGE_OPT_REG2_cfg_type1_bus_no_SHIFT 16
#define PCIE_BRIDGE_OPT_REG2_cfg_type1_bd_sel_MASK 0x00000080
#define PCIE_BRIDGE_OPT_REG2_cfg_type1_bd_sel_SHIFT 7
#define PCIE_BRIDGE_OPT_REG2_dis_pcie_timeout_MASK 0x00000040
#define PCIE_BRIDGE_OPT_REG2_dis_pcie_timeout_SHIFT 6
#define PCIE_BRIDGE_OPT_REG2_dis_pcie_abort_MASK 0x00000020
#define PCIE_BRIDGE_OPT_REG2_dis_pcie_abort_SHIFT 5
#define PCIE_BRIDGE_OPT_REG2_enable_tx_crd_chk_MASK 0x00000010
#define PCIE_BRIDGE_OPT_REG2_enable_tx_crd_chk_SHIFT 4
#define PCIE_BRIDGE_OPT_REG2_dis_ubus_ur_decode_MASK 0x00000004
#define PCIE_BRIDGE_OPT_REG2_dis_ubus_ur_decode_SHIFT 2
#define PCIE_BRIDGE_OPT_REG2_cfg_reserved_MASK 0x0000ff0b
uint32 Ubus2PcieBar0BaseMask; /* 0x0828 */
#define PCIE_BRIDGE_BAR0_BASE_base_MASK 0xfff00000
#define PCIE_BRIDGE_BAR0_BASE_base_MASK_SHIFT 20
#define PCIE_BRIDGE_BAR0_BASE_mask_MASK 0x0000fff0
#define PCIE_BRIDGE_BAR0_BASE_mask_MASK_SHIFT 4
#define PCIE_BRIDGE_BAR0_BASE_swap_enable (1<<1)
#define PCIE_BRIDGE_BAR0_BASE_remap_enable 1
uint32 Ubus2PcieBar0RemapAdd; /* 0x082c */
#define PCIE_BRIDGE_BAR0_REMAP_ADDR_addr_MASK 0xfff00000
#define PCIE_BRIDGE_BAR0_REMAP_ADDR_addr_SHIFT 20
uint32 Ubus2PcieBar1BaseMask; /* 0x0830 */
#define PCIE_BRIDGE_BAR1_BASE_base_MASK 0xfff00000
#define PCIE_BRIDGE_BAR1_BASE_base_MASK_SHIFT 20
#define PCIE_BRIDGE_BAR1_BASE_mask_MASK 0x0000fff0
#define PCIE_BRIDGE_BAR1_BASE_mask_MASK_SHIFT 4
#define PCIE_BRIDGE_BAR1_BASE_swap_enable (1<<1)
#define PCIE_BRIDGE_BAR1_BASE_remap_enable 1
uint32 Ubus2PcieBar1RemapAdd; /* 0x0834 */
#define PCIE_BRIDGE_BAR1_REMAP_ADDR_addr_MASK 0xfff00000
#define PCIE_BRIDGE_BAR1_REMAP_ADDR_addr_SHIFT 20
uint32 bridgeErrStatus; /* 0x0838 */
uint32 bridgeErrMask; /* 0x083c */
uint32 coreErrStatus2; /* 0x0840 */
uint32 coreErrMask2; /* 0x0844 */
uint32 coreErrStatus1; /* 0x0848 */
uint32 coreErrMask1; /* 0x084c */
uint32 rcInterruptStatus; /* 0x0850 */
uint32 rcInterruptMask; /* 0x0854 */
#define PCIE_BRIDGE_INTERRUPT_MASK_int_a_MASK (1<<0)
#define PCIE_BRIDGE_INTERRUPT_MASK_int_b_MASK (1<<1)
#define PCIE_BRIDGE_INTERRUPT_MASK_int_c_MASK (1<<2)
#define PCIE_BRIDGE_INTERRUPT_MASK_int_d_MASK (1<<3)
}PcieBridgeRegs;
#define PCIEH_DEV_OFFSET 0x8000
#define PCIEH ((volatile uint32 * const) PCIE_BASE)
#define PCIEH_REGS ((volatile PcieRegs * const) PCIE_BASE)
#define PCIEH_BLK_404_REGS ((volatile PcieBlk404Regs * const) \
(PCIE_BASE+0x404))
#define PCIEH_BLK_428_REGS ((volatile PcieBlk428Regs * const) \
(PCIE_BASE+0x428))
#define PCIEH_BLK_800_REGS ((volatile PcieBlk800Regs * const) \
(PCIE_BASE+0x800))
#define PCIEH_BLK_1000_REGS ((volatile PcieBlk1000Regs * const) \
(PCIE_BASE+0x1000))
#define PCIEH_BLK_1800_REGS ((volatile PcieBlk1800Regs * const) \
(PCIE_BASE+0x1800))
#define PCIEH_BRIDGE_REGS ((volatile PcieBridgeRegs * const) \
(PCIE_BASE+0x2818))
#ifdef __cplusplus
}
#endif
#endif
|