aboutsummaryrefslogtreecommitdiffstats
path: root/.github/workflows
Commit message (Expand)AuthorAgeFilesLines
* Disable broken and failing interchange CIgatecat2022-06-211-0/+0
* ci: Restructure and move entirely to GH actions from Cirrusgatecat2022-04-082-29/+95
* mistral: Updated CLK mux select namegatecat2022-03-181-1/+1
* Merge pull request #953 from YosysHQ/gatecat/mistral-updatesgatecat2022-03-181-1/+1
|\
| * mistral: Update to latest upstreamgatecat2022-03-171-1/+1
* | ci: Fixes for latest RapidWrightgatecat2022-03-171-1/+1
|/
* Mistral: fix gpio OE, add hmc bypass supportOlivier Galibert2022-01-181-1/+1
* Sync with the current state of mistralOlivier Galibert2022-01-181-1/+1
* mistral: Update to latest enum namegatecat2021-12-221-1/+1
* mistral: Bump CI versiongatecat2021-12-121-1/+1
* mistral: Add 'tools' dir to include pathgatecat2021-12-111-1/+1
* mistral: Sync with yet another reorganizationOlivier Galibert2021-10-281-1/+1
* interchange: Bump prjoxide versiongatecat2021-10-201-1/+1
* mistral: Use the iteratorsOlivier Galibert2021-10-191-1/+1
* Sync mistral version in CIOlivier Galibert2021-10-171-1/+1
* Update python-fpga-interchange to v0.0.20Maciej Dudek2021-09-231-1/+1
* gh: interchange: bump python-interchange tagAlessandro Comodi2021-08-311-1/+1
* mistral: Include mistral generated files in include dirsgatecat2021-08-151-1/+1
* [interchange] Update chipdb and python-fpga-interchange versionsMaciej Dudek2021-07-141-1/+1
* interchange: bump python-interchange versionAlessandro Comodi2021-07-081-1/+1
* interchange: Bump versionsgatecat2021-06-151-2/+2
* interchange: ci: update python-interchange tagAlessandro Comodi2021-06-111-1/+1
* ci: Bump mistral versiongatecat2021-06-051-5/+1
* interchange: Add LIFCL-40 EVN testsgatecat2021-06-011-2/+2
* interchange: Bump versionsgatecat2021-05-271-1/+1
* interchange: Bump versionsgatecat2021-05-211-1/+1
* gh-actions: interchange: use commit sha as cache keyAlessandro Comodi2021-05-201-4/+10
* ci: Use GH only for Mistral and fpga-interchangegatecat2021-05-151-0/+33
* interchange: Bump versiongatecat2021-05-071-1/+1
* interchange: Bump versionsgatecat2021-04-301-2/+2
* interchange: Bump versionsgatecat2021-04-201-1/+1
* gh-actions: increase python-fpga-interchange tag versionAlessandro Comodi2021-04-141-1/+1
* interchange: Pin prjoxide commitgatecat2021-04-091-0/+1
* Don't fail-fast for GH actions to allow for easier CI debugging.Keith Rothman2021-04-061-0/+3
* [interchange] Update interchange CI for new chipdb change.Keith Rothman2021-04-011-2/+1
* ci: Build prjoxide only for LIFCLgatecat2021-03-301-1/+1
* interchange: Add Nexus LUT testgatecat2021-03-301-1/+1
* interchange: Add Nexus to CIgatecat2021-03-301-1/+2
* gh-actions: better yosys caching based on versionAlessandro Comodi2021-03-261-4/+33
* interchange: add archcheck tests to all-device-test targetAlessandro Comodi2021-03-261-2/+0
* gh-actions: use ccache and build tools before running testsAlessandro Comodi2021-03-251-1/+62
* gh-actions: interchange: multiple jobs, one for each deviceAlessandro Comodi2021-03-241-5/+10
* gh-actions: remove multi-process arch generationAlessandro Comodi2021-03-231-1/+1
* fpga_interchange: address review commentsAlessandro Comodi2021-03-161-2/+4
* github-actions: add basic CI to test FPGA interchangeAlessandro Comodi2021-03-161-0/+27