aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs/ecp5/cells_sim.v
diff options
context:
space:
mode:
authorClifford Wolf <clifford@clifford.at>2019-06-26 19:06:10 +0200
committerGitHub <noreply@github.com>2019-06-26 19:06:10 +0200
commit0d2b87e3ed9bacae7d44d27a4712e56ca03c8dd3 (patch)
tree17866fa26c6bed6f106709d9a14d4f3ebb14f482 /techlibs/ecp5/cells_sim.v
parent0b7d648c6a71594f8a17e78aef8f62b6f6448390 (diff)
parentea0b6258ab392b6186ee5d75a75da944b25d0392 (diff)
downloadyosys-0d2b87e3ed9bacae7d44d27a4712e56ca03c8dd3.tar.gz
yosys-0d2b87e3ed9bacae7d44d27a4712e56ca03c8dd3.tar.bz2
yosys-0d2b87e3ed9bacae7d44d27a4712e56ca03c8dd3.zip
Merge pull request #1137 from mmicko/cell_sim_fix
Simulation model verilog fix
Diffstat (limited to 'techlibs/ecp5/cells_sim.v')
-rw-r--r--techlibs/ecp5/cells_sim.v13
1 files changed, 0 insertions, 13 deletions
diff --git a/techlibs/ecp5/cells_sim.v b/techlibs/ecp5/cells_sim.v
index 2458c1ca0..07fadfa10 100644
--- a/techlibs/ecp5/cells_sim.v
+++ b/techlibs/ecp5/cells_sim.v
@@ -281,19 +281,6 @@ endmodule
// ---------------------------------------
-module OB(input I, output O);
-assign O = I;
-endmodule
-
-// ---------------------------------------
-
-module BB(input I, T, output O, inout B);
-assign B = T ? 1'bz : I;
-assign O = B;
-endmodule
-
-// ---------------------------------------
-
module INV(input A, output Z);
assign Z = !A;
endmodule