aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs/ice40/synth_ice40.cc
diff options
context:
space:
mode:
authorEddie Hung <eddie@fpgeh.com>2020-01-21 16:27:40 -0800
committerEddie Hung <eddie@fpgeh.com>2020-01-21 16:27:40 -0800
commit3d9737c1bd05235b2c32fe9daaaa9004924a6018 (patch)
tree36c965a05ad7e1afc7baf2cf7c46922be2bd1918 /techlibs/ice40/synth_ice40.cc
parentcd093c00f84b44662a09d469c2b0d8ba6ecf6f6e (diff)
parent5791c52e1b0c0e52299ee1c293a41d712d782422 (diff)
downloadyosys-3d9737c1bd05235b2c32fe9daaaa9004924a6018.tar.gz
yosys-3d9737c1bd05235b2c32fe9daaaa9004924a6018.tar.bz2
yosys-3d9737c1bd05235b2c32fe9daaaa9004924a6018.zip
Merge remote-tracking branch 'origin/master' into eddie/abc9_refactor
Diffstat (limited to 'techlibs/ice40/synth_ice40.cc')
-rw-r--r--techlibs/ice40/synth_ice40.cc3
1 files changed, 2 insertions, 1 deletions
diff --git a/techlibs/ice40/synth_ice40.cc b/techlibs/ice40/synth_ice40.cc
index 121bcff1f..d92e40726 100644
--- a/techlibs/ice40/synth_ice40.cc
+++ b/techlibs/ice40/synth_ice40.cc
@@ -273,7 +273,8 @@ struct SynthIce40Pass : public ScriptPass
run("opt_expr");
run("opt_clean");
if (help_mode || dsp) {
- run("memory_dff");
+ run("memory_dff"); // ice40_dsp will merge registers, reserve memory port registers first
+ run("wreduce t:$mul");
run("techmap -map +/mul2dsp.v -map +/ice40/dsp_map.v -D DSP_A_MAXWIDTH=16 -D DSP_B_MAXWIDTH=16 "
"-D DSP_A_MINWIDTH=2 -D DSP_B_MINWIDTH=2 -D DSP_Y_MINWIDTH=11 "
"-D DSP_NAME=$__MUL16X16", "(if -dsp)");