aboutsummaryrefslogtreecommitdiffstats
path: root/kernel/rtlil.cc
Commit message (Collapse)AuthorAgeFilesLines
* Added module->portsClifford Wolf2014-08-141-1/+9
|
* Refactoring of CellType classClifford Wolf2014-08-141-10/+6
|
* RIP $safe_pmuxClifford Wolf2014-08-141-4/+3
|
* Added support for truncating of wires to wreduce passClifford Wolf2014-08-051-0/+30
|
* Bugfix in "techmap -extern"Clifford Wolf2014-08-021-10/+16
|
* Removed at() method from RTLIL::IdStringClifford Wolf2014-08-021-2/+2
|
* No implicit conversion from IdString to anything elseClifford Wolf2014-08-021-14/+14
|
* Improvements in new RTLIL::IdString implementationClifford Wolf2014-08-021-2/+2
|
* Implemented new reference counting RTLIL::IdStringClifford Wolf2014-08-021-2/+6
|
* More cleanups related to RTLIL::IdString usageClifford Wolf2014-08-021-1/+1
|
* Added ModIndex helper class, some changes to RTLIL::MonitorClifford Wolf2014-08-011-13/+23
|
* Packed SigBit::data and SigBit::offset in a unionClifford Wolf2014-08-011-1/+3
|
* Renamed port access function on RTLIL::Cell, added param access functionsClifford Wolf2014-07-311-82/+102
|
* Added RTLIL::MonitorClifford Wolf2014-07-311-94/+79
|
* Added module->design and cell->module, wire->module pointersClifford Wolf2014-07-311-0/+83
|
* Moved some stuff to kernel/yosys.{h,cc}, using Yosys:: namespaceClifford Wolf2014-07-311-4/+4
|
* Added "techmap -map %{design-name}"Clifford Wolf2014-07-291-0/+5
|
* Added $shift and $shiftx cell types (needed for correct part select behavior)Clifford Wolf2014-07-291-1/+4
|
* Added wire->upto flag for signals such as "wire [0:7] x;"Clifford Wolf2014-07-281-0/+2
|
* Using log_assert() instead of assert()Clifford Wolf2014-07-281-60/+59
|
* Added std::initializer_list<> constructor to SigSpecClifford Wolf2014-07-281-0/+12
|
* Added cover() to all SigSpec constructorsClifford Wolf2014-07-281-0/+22
|
* Added proper Design->addModule interfaceClifford Wolf2014-07-271-3/+36
|
* Added RTLIL::SigSpec::remove_const() handling of packed SigSpecsClifford Wolf2014-07-271-9/+26
|
* Added RTLIL::Module::wire(id) and cell(id) lookup functionsClifford Wolf2014-07-271-0/+12
|
* Refactoring: Renamed RTLIL::Design::modules to modules_Clifford Wolf2014-07-271-9/+9
|
* Added RTLIL::ObjIterator and RTLIL::ObjRangeClifford Wolf2014-07-271-6/+23
|
* Refactoring: Renamed RTLIL::Module::cells to cells_Clifford Wolf2014-07-271-12/+12
|
* Refactoring: Renamed RTLIL::Module::wires to wires_Clifford Wolf2014-07-271-20/+20
|
* Changed more code to the new RTLIL::Wire constructorsClifford Wolf2014-07-261-1/+13
|
* Changed a lot of code to the new RTLIL::Wire constructorsClifford Wolf2014-07-261-0/+40
|
* Added RTLIL::Cell::has(portname)Clifford Wolf2014-07-261-4/+9
|
* Manual fixes for new cell connections APIClifford Wolf2014-07-261-11/+11
|
* Changed users of cell->connections_ to the new API (sed command)Clifford Wolf2014-07-261-82/+82
| | | | | | | | | git grep -l 'connections_' | xargs sed -i -r -e ' s/(->|\.)connections_\["([^"]*)"\] = (.*);/\1set("\2", \3);/g; s/(->|\.)connections_\["([^"]*)"\]/\1get("\2")/g; s/(->|\.)connections_.at\("([^"]*)"\)/\1get("\2")/g; s/(->|\.)connections_.push_back/\1connect/g; s/(->|\.)connections_/\1connections()/g;'
* Added some missing "const" in rtlil.hClifford Wolf2014-07-261-5/+5
|
* Added RTLIL::Module::connections()Clifford Wolf2014-07-261-0/+5
|
* Added RTLIL::Module::connect(const RTLIL::SigSig&)Clifford Wolf2014-07-261-0/+5
|
* Automatically pack SigSpec on copy/assignClifford Wolf2014-07-261-17/+60
|
* Added new RTLIL::Cell port access methodsClifford Wolf2014-07-261-0/+63
|
* Renamed RTLIL::{Module,Cell}::connections to connections_Clifford Wolf2014-07-261-83/+88
|
* Added copy-constructor-like module->addCell(name, other) methodClifford Wolf2014-07-261-8/+11
|
* Use only module->addCell() and module->remove() to create and delete cellsClifford Wolf2014-07-251-2/+35
|
* Added RTLIL::SigSpec is_chunk()/as_chunk() APIClifford Wolf2014-07-251-0/+17
|
* Fixed typo in cover idClifford Wolf2014-07-251-1/+1
|
* Replaced more old SigChunk programming patternsClifford Wolf2014-07-241-0/+17
|
* Some improvements in SigSpec packing/unpacking and checkingClifford Wolf2014-07-241-8/+29
|
* Small changes regarding cover() and check() in SigSpecClifford Wolf2014-07-241-10/+5
|
* Added support for YOSYS_COVER_FILE env variableClifford Wolf2014-07-241-0/+2
|
* Added cover() calls to RTLIL::SigSpec methodsClifford Wolf2014-07-241-5/+93
|
* Added hashing to RTLIL::SigSpec relational and equal operatorsClifford Wolf2014-07-231-15/+64
|