aboutsummaryrefslogtreecommitdiffstats
path: root/kernel/rtlil.h
Commit message (Expand)AuthorAgeFilesLines
* Added mod->addGate() methods for new gate typesClifford Wolf2014-08-191-10/+24
* Added module->uniquify()Clifford Wolf2014-08-161-0/+3
* Renamed $_INV_ cell type to $_NOT_Clifford Wolf2014-08-151-2/+2
* More idstring sort_by_* helpers and fixed tpl ordering in techmapClifford Wolf2014-08-151-1/+13
* Added RTLIL::SigSpec::to_sigbit_map()Clifford Wolf2014-08-141-0/+1
* Added sig.{replace,remove,extract} variants for std::{map,set} patternClifford Wolf2014-08-141-1/+11
* Added module->portsClifford Wolf2014-08-141-0/+2
* RIP $safe_pmuxClifford Wolf2014-08-141-4/+2
* Fixed SigBit(RTLIL::Wire *wire) constructorClifford Wolf2014-08-121-1/+1
* Added support for truncating of wires to wreduce passClifford Wolf2014-08-051-0/+7
* Added RTLIL::IdString::in(...)Clifford Wolf2014-08-041-5/+18
* Removed at() method from RTLIL::IdStringClifford Wolf2014-08-021-5/+4
* No implicit conversion from IdString to anything elseClifford Wolf2014-08-021-5/+5
* More bugfixes related to new RTLIL::IdStringClifford Wolf2014-08-021-9/+20
* Limit size of log_signal buffer to 100 elementsClifford Wolf2014-08-021-2/+2
* Improvements in new RTLIL::IdString implementationClifford Wolf2014-08-021-24/+54
* Implemented new reference counting RTLIL::IdStringClifford Wolf2014-08-021-13/+84
* Fixed memory corruption related to id2cstr()Clifford Wolf2014-08-021-2/+2
* More cleanups related to RTLIL::IdString usageClifford Wolf2014-08-021-62/+35
* Preparations for RTLIL::IdString redesign: cleanup of existing codeClifford Wolf2014-08-021-9/+47
* Added ModIndex helper class, some changes to RTLIL::MonitorClifford Wolf2014-08-011-5/+5
* Packed SigBit::data and SigBit::offset in a unionClifford Wolf2014-08-011-9/+11
* Renamed port access function on RTLIL::Cell, added param access functionsClifford Wolf2014-07-311-4/+11
* Added RTLIL::MonitorClifford Wolf2014-07-311-2/+18
* Added module->design and cell->module, wire->module pointersClifford Wolf2014-07-311-0/+20
* Moved some stuff to kernel/yosys.{h,cc}, using Yosys:: namespaceClifford Wolf2014-07-311-14/+4
* Added techmap CONSTMAP featureClifford Wolf2014-07-301-0/+3
* Added "kernel/yosys.h" and "kernel/yosys.cc"Clifford Wolf2014-07-301-12/+2
* Added "techmap -map %{design-name}"Clifford Wolf2014-07-291-0/+5
* Added $shift and $shiftx cell types (needed for correct part select behavior)Clifford Wolf2014-07-291-8/+14
* Added wire->upto flag for signals such as "wire [0:7] x;"Clifford Wolf2014-07-281-1/+1
* Using log_assert() instead of assert()Clifford Wolf2014-07-281-8/+8
* Added std::initializer_list<> constructor to SigSpecClifford Wolf2014-07-281-0/+3
* Added proper Design->addModule interfaceClifford Wolf2014-07-271-1/+6
* Added RTLIL::SigSpecConstIteratorClifford Wolf2014-07-271-0/+18
* Added RTLIL::Module::wire(id) and cell(id) lookup functionsClifford Wolf2014-07-271-2/+8
* Added RTLIL::Design::modules()Clifford Wolf2014-07-271-0/+3
* Refactoring: Renamed RTLIL::Design::modules to modules_Clifford Wolf2014-07-271-1/+1
* Added conversion from ObjRange to std::vector and std::setClifford Wolf2014-07-271-0/+15
* Added RTLIL::ObjIterator and RTLIL::ObjRangeClifford Wolf2014-07-271-1/+88
* Using std::move() in SigSpec move constructorClifford Wolf2014-07-271-4/+4
* Added RTLIL::SigSpec move constructor and move assignment operatorClifford Wolf2014-07-271-0/+15
* Mostly cosmetic changes to rtlil.hClifford Wolf2014-07-271-17/+57
* Refactoring: Renamed RTLIL::Module::cells to cells_Clifford Wolf2014-07-271-2/+2
* Refactoring: Renamed RTLIL::Module::wires to wires_Clifford Wolf2014-07-271-1/+1
* Changed more code to the new RTLIL::Wire constructorsClifford Wolf2014-07-261-6/+10
* Changed a lot of code to the new RTLIL::Wire constructorsClifford Wolf2014-07-261-0/+3
* Added RTLIL::Cell::has(portname)Clifford Wolf2014-07-261-0/+1
* Added some missing "const" in rtlil.hClifford Wolf2014-07-261-4/+4
* Added RTLIL::Module::connections()Clifford Wolf2014-07-261-0/+1